Chameleon

Chameleon Svn Source Tree

Root/branches/azimutz/trunkAutoResolution/i386/libsaio/nvidia.c

1/*
2 * NVidia injector
3 *
4 * Copyright (C) 2009 Jasmin Fazlic, iNDi
5 *
6 * NVidia injector is free software: you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation, either version 3 of the License, or
9 * (at your option) any later version.
10 *
11 * NVidia driver and injector is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with NVidia injector. If not, see <http://www.gnu.org/licenses/>.
18 */
19/*
20 * Alternatively you can choose to comply with APSL
21 */
22
23
24/*
25 * DCB-Table parsing is based on software (nouveau driver) originally distributed under following license:
26 *
27 *
28 * Copyright 2005-2006 Erik Waling
29 * Copyright 2006 Stephane Marchesin
30 * Copyright 2007-2009 Stuart Bennett
31 *
32 * Permission is hereby granted, free of charge, to any person obtaining a
33 * copy of this software and associated documentation files (the "Software"),
34 * to deal in the Software without restriction, including without limitation
35 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
36 * and/or sell copies of the Software, and to permit persons to whom the
37 * Software is furnished to do so, subject to the following conditions:
38 *
39 * The above copyright notice and this permission notice shall be included in
40 * all copies or substantial portions of the Software.
41 *
42 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
43 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
44 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
45 * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
46 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
47 * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
48 * SOFTWARE.
49 */
50
51#include "libsaio.h"
52#include "boot.h"
53#include "bootstruct.h"
54#include "pci.h"
55#include "platform.h"
56#include "device_inject.h"
57#include "nvidia.h"
58
59#ifndef DEBUG_NVIDIA
60#define DEBUG_NVIDIA 0
61#endif
62
63#if DEBUG_NVIDIA
64#define DBG(x...)printf(x)
65#else
66#define DBG(x...)
67#endif
68
69#define NVIDIA_ROM_SIZE 0x10000
70#define PATCH_ROM_SUCCESS 1
71#define PATCH_ROM_SUCCESS_HAS_LVDS 2
72#define PATCH_ROM_FAILED 0
73#define MAX_NUM_DCB_ENTRIES 16
74
75
76
77#define TYPE_GROUPED 0xff
78
79extern uint32_t devices_number;
80
81const char *nvidia_compatible_0[]={ "@0,compatible","NVDA,NVMac" };
82const char *nvidia_compatible_1[]={ "@1,compatible","NVDA,NVMac" };
83const char *nvidia_device_type_0[]={ "@0,device_type","display" };
84const char *nvidia_device_type_1[]={ "@1,device_type","display" };
85const char *nvidia_device_type[]={ "device_type","NVDA,Parent" };
86const char *nvidia_name_0[]={ "@0,name","NVDA,Display-A" };
87const char *nvidia_name_1[]={ "@1,name","NVDA,Display-B" };
88const char *nvidia_slot_name[]={ "AAPL,slot-name","Slot-1" };
89//const char *nvidia_display_cfg_0[] = { "@0,display-cfg
90
91static uint8_t default_NVCAP[]= {
920x04, 0x00, 0x00, 0x00, 0x00, 0x00, 0x0d, 0x00,
930x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x0a,
940x00, 0x00, 0x00, 0x00
95};
96
97#define NVCAP_LEN ( sizeof(default_NVCAP) / sizeof(uint8_t) )
98
99static uint8_t default_dcfg_0[]={0xff, 0xff, 0xff, 0xff};
100static uint8_t default_dcfg_1[]={0xff, 0xff, 0xff, 0xff};
101
102#define DCFG0_LEN ( sizeof(default_dcfg_0) / sizeof(uint8_t) )
103#define DCFG1_LEN ( sizeof(default_dcfg_1) / sizeof(uint8_t) )
104
105static struct nv_chipsets_t NVKnownChipsets[] = {
106{ 0x00000000, "Unknown" },
107// 0040 - 004F
108{ 0x10DE0040, "GeForce 6800 Ultra" },
109{ 0x10DE0041, "GeForce 6800" },
110{ 0x10DE0042, "GeForce 6800 LE" },
111{ 0x10DE0043, "GeForce 6800 XE" },
112{ 0x10DE0044, "GeForce 6800 XT" },
113{ 0x10DE0045, "GeForce 6800 GT" },
114{ 0x10DE0046, "GeForce 6800 GT" },
115{ 0x10DE0047, "GeForce 6800 GS" },
116{ 0x10DE0048, "GeForce 6800 XT" },
117{ 0x10DE004D, "Quadro FX 3400" },
118{ 0x10DE004E, "Quadro FX 4000" },
119// 0050 - 005F
120// 0060 - 006F
121// 0070 - 007F
122// 0080 - 008F
123// 0090 - 009F
124{ 0x10DE0090, "GeForce 7800 GTX" },
125{ 0x10DE0091, "GeForce 7800 GTX" },
126{ 0x10DE0092, "GeForce 7800 GT" },
127{ 0x10DE0093, "GeForce 7800 GS" },
128{ 0x10DE0095, "GeForce 7800 SLI" },
129{ 0x10DE0098, "GeForce Go 7800" },
130{ 0x10DE0099, "GeForce Go 7800 GTX" },
131{ 0x10DE009D, "Quadro FX 4500" },
132// 00A0 - 00AF
133// 00B0 - 00BF
134// 00C0 - 00CF
135{ 0x10DE00C0, "GeForce 6800 GS" },
136{ 0x10DE00C1, "GeForce 6800" },
137{ 0x10DE00C2, "GeForce 6800 LE" },
138{ 0x10DE00C3, "GeForce 6800 XT" },
139{ 0x10DE00C8, "GeForce Go 6800" },
140{ 0x10DE00C9, "GeForce Go 6800 Ultra" },
141{ 0x10DE00CC, "Quadro FX Go1400" },
142{ 0x10DE00CD, "Quadro FX 3450/4000 SDI" },
143{ 0x10DE00CE, "Quadro FX 1400" },
144// 00D0 - 00DF
145// 00E0 - 00EF
146// 00F0 - 00FF
147{ 0x10DE00F1, "GeForce 6600 GT" },
148{ 0x10DE00F2, "GeForce 6600" },
149{ 0x10DE00F3, "GeForce 6200" },
150{ 0x10DE00F4, "GeForce 6600 LE" },
151{ 0x10DE00F5, "GeForce 7800 GS" },
152{ 0x10DE00F6, "GeForce 6800 GS/XT" },
153{ 0x10DE00F8, "Quadro FX 3400/4400" },
154{ 0x10DE00F9, "GeForce 6800 Series GPU" },
155// 0100 - 010F
156// 0110 - 011F
157// 0120 - 012F
158// 0130 - 013F
159// 0140 - 014F
160{ 0x10DE0140, "GeForce 6600 GT" },
161{ 0x10DE0141, "GeForce 6600" },
162{ 0x10DE0142, "GeForce 6600 LE" },
163{ 0x10DE0143, "GeForce 6600 VE" },
164{ 0x10DE0144, "GeForce Go 6600" },
165{ 0x10DE0145, "GeForce 6610 XL" },
166{ 0x10DE0146, "GeForce Go 6600 TE/6200 TE" },
167{ 0x10DE0147, "GeForce 6700 XL" },
168{ 0x10DE0148, "GeForce Go 6600" },
169{ 0x10DE0149, "GeForce Go 6600 GT" },
170{ 0x10DE014A, "Quadro NVS 440" },
171{ 0x10DE014C, "Quadro FX 550" },
172{ 0x10DE014D, "Quadro FX 550" },
173{ 0x10DE014E, "Quadro FX 540" },
174{ 0x10DE014F, "GeForce 6200" },
175// 0150 - 015F
176// 0160 - 016F
177{ 0x10DE0160, "GeForce 6500" },
178{ 0x10DE0161, "GeForce 6200 TurboCache(TM)" },
179{ 0x10DE0162, "GeForce 6200SE TurboCache(TM)" },
180{ 0x10DE0163, "GeForce 6200 LE" },
181{ 0x10DE0164, "GeForce Go 6200" },
182{ 0x10DE0165, "Quadro NVS 285" },
183{ 0x10DE0166, "GeForce Go 6400" },
184{ 0x10DE0167, "GeForce Go 6200" },
185{ 0x10DE0168, "GeForce Go 6400" },
186{ 0x10DE0169, "GeForce 6250" },
187{ 0x10DE016A, "GeForce 7100 GS" },
188// 0170 - 017F
189// 0180 - 018F
190// 0190 - 019F
191{ 0x10DE0191, "GeForce 8800 GTX" },
192{ 0x10DE0193, "GeForce 8800 GTS" },
193{ 0x10DE0194, "GeForce 8800 Ultra" },
194{ 0x10DE0197, "Tesla C870" },
195{ 0x10DE019D, "Quadro FX 5600" },
196{ 0x10DE019E, "Quadro FX 4600" },
197// 01A0 - 01AF
198// 01B0 - 01BF
199// 01C0 - 01CF
200// 01D0 - 01DF
201{ 0x10DE01D0, "GeForce 7350 LE" },
202{ 0x10DE01D1, "GeForce 7300 LE" },
203{ 0x10DE01D2, "GeForce 7550 LE" },
204{ 0x10DE01D3, "GeForce 7300 SE/7200 GS" },
205{ 0x10DE01D6, "GeForce Go 7200" },
206{ 0x10DE01D7, "GeForce Go 7300" },
207{ 0x10DE01D8, "GeForce Go 7400" },
208{ 0x10DE01D9, "GeForce Go 7400 GS" },
209{ 0x10DE01DA, "Quadro NVS 110M" },
210{ 0x10DE01DB, "Quadro NVS 120M" },
211{ 0x10DE01DC, "Quadro FX 350M" },
212{ 0x10DE01DD, "GeForce 7500 LE" },
213{ 0x10DE01DE, "Quadro FX 350" },
214{ 0x10DE01DF, "GeForce 7300 GS" },
215// 01E0 - 01EF
216// 01F0 - 01FF
217// 0200 - 020F
218// 0210 - 021F
219{ 0x10DE0211, "GeForce 6800" },
220{ 0x10DE0212, "GeForce 6800 LE" },
221{ 0x10DE0215, "GeForce 6800 GT" },
222{ 0x10DE0218, "GeForce 6800 XT" },
223// 0220 - 022F
224{ 0x10DE0221, "GeForce 6200" },
225{ 0x10DE0222, "GeForce 6200 A-LE" },
226// 0230 - 023F
227// 0240 - 024F
228{ 0x10DE0240, "GeForce 6150" },
229{ 0x10DE0241, "GeForce 6150 LE" },
230{ 0x10DE0242, "GeForce 6100" },
231{ 0x10DE0244, "GeForce Go 6150" },
232{ 0x10DE0245, "Quadro NVS 210S / GeForce 6150LE" },
233{ 0x10DE0247, "GeForce Go 6100" },
234// 0250 - 025F
235// 0260 - 026F
236// 0270 - 027F
237// 0280 - 028F
238// 0290 - 029F
239{ 0x10DE0290, "GeForce 7900 GTX" },
240{ 0x10DE0291, "GeForce 7900 GT/GTO" },
241{ 0x10DE0292, "GeForce 7900 GS" },
242{ 0x10DE0293, "GeForce 7950 GX2" },
243{ 0x10DE0294, "GeForce 7950 GX2" },
244{ 0x10DE0295, "GeForce 7950 GT" },
245{ 0x10DE0298, "GeForce Go 7900 GS" },
246{ 0x10DE0299, "GeForce Go 7900 GTX" },
247{ 0x10DE029A, "Quadro FX 2500M" },
248{ 0x10DE029B, "Quadro FX 1500M" },
249{ 0x10DE029C, "Quadro FX 5500" },
250{ 0x10DE029D, "Quadro FX 3500" },
251{ 0x10DE029E, "Quadro FX 1500" },
252{ 0x10DE029F, "Quadro FX 4500 X2" },
253// 02A0 - 02AF
254// 02B0 - 02BF
255// 02C0 - 02CF
256// 02D0 - 02DF
257// 02E0 - 02EF
258{ 0x10DE02E0, "GeForce 7600 GT" },
259{ 0x10DE02E1, "GeForce 7600 GS" },
260{ 0x10DE02E2, "GeForce 7300 GT" },
261{ 0x10DE02E3, "GeForce 7900 GS" },
262{ 0x10DE02E4, "GeForce 7950 GT" },
263// 02F0 - 02FF
264// 0300 - 030F
265{ 0x10DE0301, "GeForce FX 5800 Ultra" },
266{ 0x10DE0302, "GeForce FX 5800" },
267{ 0x10DE0308, "Quadro FX 2000" },
268{ 0x10DE0309, "Quadro FX 1000" },
269// 0310 - 031F
270{ 0x10DE0311, "GeForce FX 5600 Ultra" },
271{ 0x10DE0312, "GeForce FX 5600" },
272{ 0x10DE0314, "GeForce FX 5600XT" },
273{ 0x10DE031A, "GeForce FX Go5600" },
274{ 0x10DE031B, "GeForce FX Go5650" },
275{ 0x10DE031C, "Quadro FX Go700" },
276// 0320 - 032F
277{ 0x10DE0324, "GeForce FX Go5200" },
278{ 0x10DE0325, "GeForce FX Go5250" },
279{ 0x10DE0326, "GeForce FX 5500" },
280{ 0x10DE0328, "GeForce FX Go5200 32M/64M" },
281{ 0x10DE032A, "Quadro NVS 55/280 PCI" },
282{ 0x10DE032B, "Quadro FX 500/600 PCI" },
283{ 0x10DE032C, "GeForce FX Go53xx Series" },
284{ 0x10DE032D, "GeForce FX Go5100" },
285// 0330 - 033F
286{ 0x10DE0330, "GeForce FX 5900 Ultra" },
287{ 0x10DE0331, "GeForce FX 5900" },
288{ 0x10DE0332, "GeForce FX 5900XT" },
289{ 0x10DE0333, "GeForce FX 5950 Ultra" },
290{ 0x10DE0334, "GeForce FX 5900ZT" },
291{ 0x10DE0338, "Quadro FX 3000" },
292{ 0x10DE033F, "Quadro FX 700" },
293// 0340 - 034F
294{ 0x10DE0341, "GeForce FX 5700 Ultra" },
295{ 0x10DE0342, "GeForce FX 5700" },
296{ 0x10DE0343, "GeForce FX 5700LE" },
297{ 0x10DE0344, "GeForce FX 5700VE" },
298{ 0x10DE0347, "GeForce FX Go5700" },
299{ 0x10DE0348, "GeForce FX Go5700" },
300{ 0x10DE034C, "Quadro FX Go1000" },
301{ 0x10DE034E, "Quadro FX 1100" },
302// 0350 - 035F
303// 0360 - 036F
304// 0370 - 037F
305// 0380 - 038F
306{ 0x10DE038B, "GeForce 7650 GS" },
307// 0390 - 039F
308{ 0x10DE0390, "GeForce 7650 GS" },
309{ 0x10DE0391, "GeForce 7600 GT" },
310{ 0x10DE0392, "GeForce 7600 GS" },
311{ 0x10DE0393, "GeForce 7300 GT" },
312{ 0x10DE0394, "GeForce 7600 LE" },
313{ 0x10DE0395, "GeForce 7300 GT" },
314{ 0x10DE0397, "GeForce Go 7700" },
315{ 0x10DE0398, "GeForce Go 7600" },
316{ 0x10DE0399, "GeForce Go 7600 GT"},
317{ 0x10DE039A, "Quadro NVS 300M" },
318{ 0x10DE039B, "GeForce Go 7900 SE" },
319{ 0x10DE039C, "Quadro FX 550M" },
320{ 0x10DE039E, "Quadro FX 560" },
321// 03A0 - 03AF
322// 03B0 - 03BF
323// 03C0 - 03CF
324// 03D0 - 03DF
325{ 0x10DE03D0, "GeForce 6150SE nForce 430" },
326{ 0x10DE03D1, "GeForce 6100 nForce 405" },
327{ 0x10DE03D2, "GeForce 6100 nForce 400" },
328{ 0x10DE03D5, "GeForce 6100 nForce 420" },
329{ 0x10DE03D6, "GeForce 7025 / nForce 630a" },
330// 03E0 - 03EF
331// 03F0 - 03FF
332// 0400 - 040F
333{ 0x10DE0400, "GeForce 8600 GTS" },
334{ 0x10DE0401, "GeForce 8600 GT" },
335{ 0x10DE0402, "GeForce 8600 GT" },
336{ 0x10DE0403, "GeForce 8600 GS" },
337{ 0x10DE0404, "GeForce 8400 GS" },
338{ 0x10DE0405, "GeForce 9500M GS" },
339{ 0x10DE0406, "GeForce 8300 GS" },
340{ 0x10DE0407, "GeForce 8600M GT" },
341{ 0x10DE0408, "GeForce 9650M GS" },
342{ 0x10DE0409, "GeForce 8700M GT" },
343{ 0x10DE040A, "Quadro FX 370" },
344{ 0x10DE040B, "Quadro NVS 320M" },
345{ 0x10DE040C, "Quadro FX 570M" },
346{ 0x10DE040D, "Quadro FX 1600M" },
347{ 0x10DE040E, "Quadro FX 570" },
348{ 0x10DE040F, "Quadro FX 1700" },
349// 0410 - 041F
350{ 0x10DE0410, "GeForce GT 330" },
351// 0420 - 042F
352{ 0x10DE0420, "GeForce 8400 SE" },
353{ 0x10DE0421, "GeForce 8500 GT" },
354{ 0x10DE0422, "GeForce 8400 GS" },
355{ 0x10DE0423, "GeForce 8300 GS" },
356{ 0x10DE0424, "GeForce 8400 GS" },
357{ 0x10DE0425, "GeForce 8600M GS" },
358{ 0x10DE0426, "GeForce 8400M GT" },
359{ 0x10DE0427, "GeForce 8400M GS" },
360{ 0x10DE0428, "GeForce 8400M G" },
361{ 0x10DE0429, "Quadro NVS 140M" },
362{ 0x10DE042A, "Quadro NVS 130M" },
363{ 0x10DE042B, "Quadro NVS 135M" },
364{ 0x10DE042C, "GeForce 9400 GT" },
365{ 0x10DE042D, "Quadro FX 360M" },
366{ 0x10DE042E, "GeForce 9300M G" },
367{ 0x10DE042F, "Quadro NVS 290" },
368// 0430 - 043F
369// 0440 - 044F
370// 0450 - 045F
371// 0460 - 046F
372// 0470 - 047F
373// 0480 - 048F
374// 0490 - 049F
375// 04A0 - 04AF
376// 04B0 - 04BF
377// 04C0 - 04CF
378// 04D0 - 04DF
379// 04E0 - 04EF
380// 04F0 - 04FF
381// 0500 - 050F
382// 0510 - 051F
383// 0520 - 052F
384// 0530 - 053F
385{ 0x10DE053A, "GeForce 7050 PV / nForce 630a" },
386{ 0x10DE053B, "GeForce 7050 PV / nForce 630a" },
387{ 0x10DE053E, "GeForce 7025 / nForce 630a" },
388// 0540 - 054F
389// 0550 - 055F
390// 0560 - 056F
391// 0570 - 057F
392// 0580 - 058F
393// 0590 - 059F
394// 05A0 - 05AF
395// 05B0 - 05BF
396// 05C0 - 05CF
397// 05D0 - 05DF
398// 05E0 - 05EF
399{ 0x10DE05E0, "GeForce GTX 295" },
400{ 0x10DE05E1, "GeForce GTX 280" },
401{ 0x10DE05E2, "GeForce GTX 260" },
402{ 0x10DE05E3, "GeForce GTX 285" },
403{ 0x10DE05E6, "GeForce GTX 275" },
404{ 0x10DE05EA, "GeForce GTX 260" },
405{ 0x10DE05EB, "GeForce GTX 295" },
406{ 0x10DE05ED, "Quadroplex 2200 D2" },
407// 05F0 - 05FF
408{ 0x10DE05F8, "Quadroplex 2200 S4" },
409{ 0x10DE05F9, "Quadro CX" },
410{ 0x10DE05FD, "Quadro FX 5800" },
411{ 0x10DE05FE, "Quadro FX 4800" },
412{ 0x10DE05FF, "Quadro FX 3800" },
413// 0600 - 060F
414{ 0x10DE0600, "GeForce 8800 GTS 512" },
415{ 0x10DE0601, "GeForce 9800 GT" },
416{ 0x10DE0602, "GeForce 8800 GT" },
417{ 0x10DE0603, "GeForce GT 230" },
418{ 0x10DE0604, "GeForce 9800 GX2" },
419{ 0x10DE0605, "GeForce 9800 GT" },
420{ 0x10DE0606, "GeForce 8800 GS" },
421{ 0x10DE0607, "GeForce GTS 240" },
422{ 0x10DE0608, "GeForce 9800M GTX" },
423{ 0x10DE0609, "GeForce 8800M GTS" },
424{ 0x10DE060A, "GeForce GTX 280M" },
425{ 0x10DE060B, "GeForce 9800M GT" },
426{ 0x10DE060C, "GeForce 8800M GTX" },
427{ 0x10DE060D, "GeForce 8800 GS" },
428{ 0x10DE060F, "GeForce GTX 285M" },
429// 0610 - 061F
430{ 0x10DE0610, "GeForce 9600 GSO" },
431{ 0x10DE0611, "GeForce 8800 GT" },
432{ 0x10DE0612, "GeForce 9800 GTX" },
433{ 0x10DE0613, "GeForce 9800 GTX+" },
434{ 0x10DE0614, "GeForce 9800 GT" },
435{ 0x10DE0615, "GeForce GTS 250" },
436{ 0x10DE0617, "GeForce 9800M GTX" },
437{ 0x10DE0618, "GeForce GTX 260M" },
438{ 0x10DE0619, "Quadro FX 4700 X2" },
439{ 0x10DE061A, "Quadro FX 3700" },
440{ 0x10DE061B, "Quadro VX 200" },
441{ 0x10DE061C, "Quadro FX 3600M" },
442{ 0x10DE061D, "Quadro FX 2800M" },
443{ 0x10DE061F, "Quadro FX 3800M" },
444// 0620 - 062F
445{ 0x10DE0622, "GeForce 9600 GT" },
446{ 0x10DE0623, "GeForce 9600 GS" },
447{ 0x10DE0625, "GeForce 9600 GSO 512"},
448{ 0x10DE0626, "GeForce GT 130" },
449{ 0x10DE0627, "GeForce GT 140" },
450{ 0x10DE0628, "GeForce 9800M GTS" },
451{ 0x10DE062A, "GeForce 9700M GTS" },
452{ 0x10DE062C, "GeForce 9800M GTS" },
453{ 0x10DE062D, "GeForce 9600 GT" },
454{ 0x10DE062E, "GeForce 9600 GT" },
455// 0630 - 063F
456{ 0x10DE0631, "GeForce GTS 160M" },
457{ 0x10DE0632, "GeForce GTS 150M" },
458{ 0x10DE0635, "GeForce 9600 GSO" },
459{ 0x10DE0637, "GeForce 9600 GT" },
460{ 0x10DE0638, "Quadro FX 1800" },
461{ 0x10DE063A, "Quadro FX 2700M" },
462// 0640 - 064F
463{ 0x10DE0640, "GeForce 9500 GT" },
464{ 0x10DE0641, "GeForce 9400 GT" },
465{ 0x10DE0642, "GeForce 8400 GS" },
466{ 0x10DE0643, "GeForce 9500 GT" },
467{ 0x10DE0644, "GeForce 9500 GS" },
468{ 0x10DE0645, "GeForce 9500 GS" },
469{ 0x10DE0646, "GeForce GT 120" },
470{ 0x10DE0647, "GeForce 9600M GT" },
471{ 0x10DE0648, "GeForce 9600M GS" },
472{ 0x10DE0649, "GeForce 9600M GT" },
473{ 0x10DE064A, "GeForce 9700M GT" },
474{ 0x10DE064B, "GeForce 9500M G" },
475{ 0x10DE064C, "GeForce 9650M GT" },
476// 0650 - 065F
477{ 0x10DE0651, "GeForce G 110M" },
478{ 0x10DE0652, "GeForce GT 130M" },
479{ 0x10DE0653, "GeForce GT 120M" },
480{ 0x10DE0654, "GeForce GT 220M" },
481{ 0x10DE0656, "GeForce 9650 S" },
482{ 0x10DE0658, "Quadro FX 380" },
483{ 0x10DE0659, "Quadro FX 580" },
484{ 0x10DE065A, "Quadro FX 1700M" },
485{ 0x10DE065B, "GeForce 9400 GT" },
486{ 0x10DE065C, "Quadro FX 770M" },
487{ 0x10DE065F, "GeForce G210" },
488// 0660 - 066F
489// 0670 - 067F
490// 0680 - 068F
491// 0690 - 069F
492// 06A0 - 06AF
493// 06B0 - 06BF
494// 06C0 - 06CF
495{ 0x10DE06C0, "GeForce GTX 480" },
496{ 0x10DE06C3, "GeForce GTX D12U" },
497{ 0x10DE06C4, "GeForce GTX 465" },
498{ 0x10DE06CA, "GeForce GTX 480M" },
499{ 0x10DE06CD, "GeForce GTX 470" },
500// 06D0 - 06DF
501{ 0x10DE06D1, "Tesla C2050" },// TODO: sub-device id: 0x0771
502{ 0x10DE06D1, "Tesla C2070" },// TODO: sub-device id: 0x0772
503{ 0x10DE06D2, "Tesla M2070" },
504{ 0x10DE06D8, "Quadro 6000" },
505{ 0x10DE06D9, "Quadro 5000" },
506{ 0x10DE06DA, "Quadro 5000M" },
507{ 0x10DE06DC, "Quadro 6000" },
508{ 0x10DE06DD, "Quadro 4000" },
509{ 0x10DE06DE, "Tesla M2050" },// TODO: sub-device id: 0x0846
510{ 0x10DE06DE, "Tesla M2070" },// TODO: sub-device id: ?
511// 0x10DE06DE also applies to misc S2050, X2070, M2050, M2070
512// 06E0 - 06EF
513{ 0x10DE06E0, "GeForce 9300 GE" },
514{ 0x10DE06E1, "GeForce 9300 GS" },
515{ 0x10DE06E2, "GeForce 8400" },
516{ 0x10DE06E3, "GeForce 8400 SE" },
517{ 0x10DE06E4, "GeForce 8400 GS" },
518{ 0x10DE06E5, "GeForce 9300M GS" },
519{ 0x10DE06E6, "GeForce G100" },
520{ 0x10DE06E7, "GeForce 9300 SE" },
521{ 0x10DE06E8, "GeForce 9200M GS" },
522{ 0x10DE06E9, "GeForce 9300M GS" },
523{ 0x10DE06EA, "Quadro NVS 150M" },
524{ 0x10DE06EB, "Quadro NVS 160M" },
525{ 0x10DE06EC, "GeForce G 105M" },
526{ 0x10DE06EF, "GeForce G 103M" },
527// 06F0 - 06FF
528{ 0x10DE06F8, "Quadro NVS 420" },
529{ 0x10DE06F9, "Quadro FX 370 LP" },
530{ 0x10DE06FA, "Quadro NVS 450" },
531{ 0x10DE06FB, "Quadro FX 370M" },
532{ 0x10DE06FD, "Quadro NVS 295" },
533// 0700 - 070F
534// 0710 - 071F
535// 0720 - 072F
536// 0730 - 073F
537// 0740 - 074F
538// 0750 - 075F
539// 0760 - 076F
540// 0770 - 077F
541// 0780 - 078F
542// 0790 - 079F
543// 07A0 - 07AF
544// 07B0 - 07BF
545// 07C0 - 07CF
546// 07D0 - 07DF
547// 07E0 - 07EF
548{ 0x10DE07E0, "GeForce 7150 / nForce 630i" },
549{ 0x10DE07E1, "GeForce 7100 / nForce 630i" },
550{ 0x10DE07E2, "GeForce 7050 / nForce 630i" },
551{ 0x10DE07E3, "GeForce 7050 / nForce 610i" },
552{ 0x10DE07E5, "GeForce 7050 / nForce 620i" },
553// 07F0 - 07FF
554// 0800 - 080F
555// 0810 - 081F
556// 0820 - 082F
557// 0830 - 083F
558// 0840 - 084F
559{ 0x10DE0844, "GeForce 9100M G" },
560{ 0x10DE0845, "GeForce 8200M G" },
561{ 0x10DE0846, "GeForce 9200" },
562{ 0x10DE0847, "GeForce 9100" },
563{ 0x10DE0848, "GeForce 8300" },
564{ 0x10DE0849, "GeForce 8200" },
565{ 0x10DE084A, "nForce 730a" },
566{ 0x10DE084B, "GeForce 9200" },
567{ 0x10DE084C, "nForce 980a/780a SLI" },
568{ 0x10DE084D, "nForce 750a SLI" },
569{ 0x10DE084F, "GeForce 8100 / nForce 720a" },
570// 0850 - 085F
571// 0860 - 086F
572{ 0x10DE0860, "GeForce 9400" },
573{ 0x10DE0861, "GeForce 9400" },
574{ 0x10DE0862, "GeForce 9400M G" },
575{ 0x10DE0863, "GeForce 9400M" },
576{ 0x10DE0864, "GeForce 9300" },
577{ 0x10DE0865, "ION" },
578{ 0x10DE0866, "GeForce 9400M G" },
579{ 0x10DE0867, "GeForce 9400" },
580{ 0x10DE0868, "nForce 760i SLI" },
581{ 0x10DE086A, "GeForce 9400" },
582{ 0x10DE086C, "GeForce 9300 / nForce 730i" },
583{ 0x10DE086D, "GeForce 9200" },
584{ 0x10DE086E, "GeForce 9100M G" },
585{ 0x10DE086F, "GeForce 8200M G" },
586// 0870 - 087F
587{ 0x10DE0870, "GeForce 9400M" },
588{ 0x10DE0871, "GeForce 9200" },
589{ 0x10DE0872, "GeForce G102M" },
590{ 0x10DE0873, "GeForce G102M" },
591{ 0x10DE0874, "ION 9300M" },
592{ 0x10DE0876, "ION" },
593{ 0x10DE087A, "GeForce 9400" },
594{ 0x10DE087D, "ION 9400M" },
595{ 0x10DE087E, "ION LE" },
596{ 0x10DE087F, "ION LE" },
597// 0880 - 088F
598// 0890 - 089F
599// 08A0 - 08AF
600// 08B0 - 08BF
601// 08C0 - 08CF
602// 08D0 - 08DF
603// 08E0 - 08EF
604// 08F0 - 08FF
605// 0900 - 090F
606// 0910 - 091F
607// 0920 - 092F
608// 0930 - 093F
609// 0940 - 094F
610// 0950 - 095F
611// 0960 - 096F
612// 0970 - 097F
613// 0980 - 098F
614// 0990 - 099F
615// 09A0 - 09AF
616// 09B0 - 09BF
617// 09C0 - 09CF
618// 09D0 - 09DF
619// 09E0 - 09EF
620// 09F0 - 09FF
621// 0A00 - 0A0F
622// 0A10 - 0A1F
623// 0A20 - 0A2F
624{ 0x10DE0A20, "GeForce GT220" },
625{ 0x10DE0A22, "GeForce 315" },
626{ 0x10DE0A23, "GeForce 210" },
627{ 0x10DE0A28, "GeForce GT 230M" },
628{ 0x10DE0A29, "GeForce GT 330M" },
629{ 0x10DE0A2A, "GeForce GT 230M" },
630{ 0x10DE0A2B, "GeForce GT 330M" },
631{ 0x10DE0A2C, "NVS 5100M" },
632{ 0x10DE0A2D, "GeForce GT 320M" },
633// 0A30 - 0A3F
634{ 0x10DE0A34, "GeForce GT 240M" },
635{ 0x10DE0A35, "GeForce GT 325M" },
636{ 0x10DE0A3C, "Quadro FX 880M" },
637// 0A40 - 0A4F
638// 0A50 - 0A5F
639// 0A60 - 0A6F
640{ 0x10DE0A60, "GeForce G210" },
641{ 0x10DE0A62, "GeForce 205" },
642{ 0x10DE0A63, "GeForce 310" },
643{ 0x10DE0A64, "ION" },
644{ 0x10DE0A65, "GeForce 210" },
645{ 0x10DE0A66, "GeForce 310" },
646{ 0x10DE0A67, "GeForce 315" },
647{ 0x10DE0A68, "GeForce G105M" },
648{ 0x10DE0A69, "GeForce G105M" },
649{ 0x10DE0A6A, "NVS 2100M" },
650{ 0x10DE0A6C, "NVS 3100M" },
651{ 0x10DE0A6E, "GeForce 305M" },
652{ 0x10DE0A6F, "ION" },
653// 0A70 - 0A7F
654{ 0x10DE0A70, "GeForce 310M" },
655{ 0x10DE0A71, "GeForce 305M" },
656{ 0x10DE0A72, "GeForce 310M" },
657{ 0x10DE0A73, "GeForce 305M" },
658{ 0x10DE0A74, "GeForce G210M" },
659{ 0x10DE0A75, "GeForce G310M" },
660{ 0x10DE0A78, "Quadro FX 380 LP" },
661{ 0x10DE0A7C, "Quadro FX 380M" },
662// 0A80 - 0A8F
663// 0A90 - 0A9F
664// 0AA0 - 0AAF
665// 0AB0 - 0ABF
666// 0AC0 - 0ACF
667// 0AD0 - 0ADF
668// 0AE0 - 0AEF
669// 0AF0 - 0AFF
670// 0B00 - 0B0F
671// 0B10 - 0B1F
672// 0B20 - 0B2F
673// 0B30 - 0B3F
674// 0B40 - 0B4F
675// 0B50 - 0B5F
676// 0B60 - 0B6F
677// 0B70 - 0B7F
678// 0B80 - 0B8F
679// 0B90 - 0B9F
680// 0BA0 - 0BAF
681// 0BB0 - 0BBF
682// 0BC0 - 0BCF
683// 0BD0 - 0BDF
684// 0BE0 - 0BEF
685// 0BF0 - 0BFF
686// 0C00 - 0C0F
687// 0C10 - 0C1F
688// 0C20 - 0C2F
689// 0C30 - 0C3F
690// 0C40 - 0C4F
691// 0C50 - 0C5F
692// 0C60 - 0C6F
693// 0C70 - 0C7F
694// 0C80 - 0C8F
695// 0C90 - 0C9F
696// 0CA0 - 0CAF
697{ 0x10DE0CA0, "GeForce GT 330 " },
698{ 0x10DE0CA2, "GeForce GT 320" },
699{ 0x10DE0CA3, "GeForce GT 240" },
700{ 0x10DE0CA4, "GeForce GT 340" },
701{ 0x10DE0CA7, "GeForce GT 330" },
702{ 0x10DE0CA8, "GeForce GTS 260M" },
703{ 0x10DE0CA9, "GeForce GTS 250M" },
704{ 0x10DE0CAC, "GeForce 315" },
705{ 0x10DE0CAF, "GeForce GT 335M" },
706// 0CB0 - 0CBF
707{ 0x10DE0CB0, "GeForce GTS 350M" },
708{ 0x10DE0CB1, "GeForce GTS 360M" },
709{ 0x10DE0CBC, "Quadro FX 1800M" },
710// 0CC0 - 0CCF
711// 0CD0 - 0CDF
712// 0CE0 - 0CEF
713// 0CF0 - 0CFF
714// 0D00 - 0D0F
715// 0D10 - 0D1F
716// 0D20 - 0D2F
717// 0D30 - 0D3F
718// 0D40 - 0D4F
719// 0D50 - 0D5F
720// 0D60 - 0D6F
721// 0D70 - 0D7F
722// 0D80 - 0D8F
723// 0D90 - 0D9F
724// 0DA0 - 0DAF
725// 0DB0 - 0DBF
726// 0DC0 - 0DCF
727{ 0x10DE0DC0, "GeForce GT 440" },
728{ 0x10DE0DC1, "D12-P1-35" },
729{ 0x10DE0DC2, "D12-P1-35" },
730{ 0x10DE0DC4, "GeForce GTS 450" },
731{ 0x10DE0DC5, "GeForce GTS 450" },
732{ 0x10DE0DC6, "GeForce GTS 450" },
733{ 0x10DE0DCA, "GF10x" },
734// 0DD0 - 0DDF
735{ 0x10DE0DD1, "GeForce GTX 460M" },
736{ 0x10DE0DD2, "GeForce GT 445M" },
737{ 0x10DE0DD3, "GeForce GT 435M" },
738{ 0x10DE0DD8, "Quadro 2000" },
739{ 0x10DE0DDE, "GF106-ES" },
740{ 0x10DE0DDF, "GF106-INT" },
741// 0DE0 - 0DEF
742{ 0x10DE0DE0, "GeForce GT 440" },
743{ 0x10DE0DE1, "GeForce GT 430" },
744{ 0x10DE0DE2, "GeForce GT 420" },
745{ 0x10DE0DE5, "GeForce GT 530" },
746{ 0x10DE0DEB, "GeForce GT 555M" },
747{ 0x10DE0DEE, "GeForce GT 415M" },
748// 0DF0 - 0DFF
749{ 0x10DE0DF0, "GeForce GT 425M" },
750{ 0x10DE0DF1, "GeForce GT 420M" },
751{ 0x10DE0DF2, "GeForce GT 435M" },
752{ 0x10DE0DF3, "GeForce GT 420M" },
753{ 0x10DE0DF8, "Quadro 600" },
754{ 0x10DE0DFE, "GF108 ES" },
755{ 0x10DE0DFF, "GF108 INT" },
756// 0E00 - 0E0F
757// 0E10 - 0E1F
758// 0E20 - 0E2F
759{ 0x10DE0E21, "D12U-25" },
760{ 0x10DE0E22, "GeForce GTX 460" },
761{ 0x10DE0E23, "GeForce GTX 460 SE" },
762{ 0x10DE0E24, "GeForce GTX 460" },
763{ 0x10DE0E25, "D12U-50" },
764// 0E30 - 0E3F
765{ 0x10DE0E30, "GeForce GTX 470M" },
766{ 0x10DE0E38, "GF104GL" },
767{ 0x10DE0E3E, "GF104-ES" },
768{ 0x10DE0E3F, "GF104-INT" },
769// 0E40 - 0E4F
770// 0E50 - 0E5F
771// 0E60 - 0E6F
772// 0E70 - 0E7F
773// 0E80 - 0E8F
774// 0E90 - 0E9F
775// 0EA0 - 0EAF
776// 0EB0 - 0EBF
777// 0EC0 - 0ECF
778// 0ED0 - 0EDF
779// 0EE0 - 0EEF
780// 0EF0 - 0EFF
781// 0F00 - 0F0F
782// 0F10 - 0F1F
783// 0F20 - 0F2F
784// 0F30 - 0F3F
785// 0F40 - 0F4F
786// 0F50 - 0F5F
787// 0F60 - 0F6F
788// 0F70 - 0F7F
789// 0F80 - 0F8F
790// 0F90 - 0F9F
791// 0FA0 - 0FAF
792// 0FB0 - 0FBF
793// 0FC0 - 0FCF
794// 0FD0 - 0FDF
795// 0FE0 - 0FEF
796// 0FF0 - 0FFF
797// 1000 - 100F
798// 1010 - 101F
799// 1020 - 102F
800// 1030 - 103F
801// 1040 - 104F
802{ 0x10DE1040, "GeForce GT 520" },
803// 1050 - 105F
804{ 0x10DE1050, "GeForce GT 520M" },
805// 1060 - 106F
806// 1070 - 107F
807// 1080 - 108F
808{ 0x10DE1080, "GeForce GTX 580" },
809{ 0x10DE1081, "GeForce GTX 570" },
810{ 0x10DE1082, "GeForce GTX 560 Ti" },
811{ 0x10DE1083, "D13U" },
812{ 0x10DE1088, "GeForce GTX 590" },
813// 1090 - 109F
814{ 0x10DE1098, "D13U" },
815{ 0x10DE109A, "N12E-Q5" },
816// 10A0 - 10AF
817// 10B0 - 10BF
818// 10C0 - 10CF
819{ 0x10DE10C3, "GeForce 8400 GS" },
820// 1200 -
821{ 0x10DE1200, "GeForce GTX 560 Ti" },
822{ 0x10DE1244, "GeForce GTX 550 Ti" },
823{ 0x10DE1245, "GeForce GTS 450" },
824};
825
826static uint16_t swap16(uint16_t x)
827{
828return (((x & 0x00FF) << 8) | ((x & 0xFF00) >> 8));
829}
830
831static uint16_t read16(uint8_t *ptr, uint16_t offset)
832{
833uint8_t ret[2];
834ret[0] = ptr[offset+1];
835ret[1] = ptr[offset];
836return *((uint16_t*)&ret);
837}
838
839#if 0
840static uint32_t swap32(uint32_t x)
841{
842return ((x & 0x000000FF) << 24) | ((x & 0x0000FF00) << 8 ) | ((x & 0x00FF0000) >> 8 ) | ((x & 0xFF000000) >> 24);
843}
844
845static uint8_t read8(uint8_t *ptr, uint16_t offset)
846{
847return ptr[offset];
848}
849
850static uint32_t read32(uint8_t *ptr, uint16_t offset)
851{
852uint8_t ret[4];
853ret[0] = ptr[offset+3];
854ret[1] = ptr[offset+2];
855ret[2] = ptr[offset+1];
856ret[3] = ptr[offset];
857return *((uint32_t*)&ret);
858}
859#endif
860
861static int patch_nvidia_rom(uint8_t *rom)
862{
863if (!rom || (rom[0] != 0x55 && rom[1] != 0xaa)) {
864printf("False ROM signature: 0x%02x%02x\n", rom[0], rom[1]);
865return PATCH_ROM_FAILED;
866}
867
868uint16_t dcbptr = swap16(read16(rom, 0x36));
869if(!dcbptr) {
870printf("no dcb table found\n");
871return PATCH_ROM_FAILED;
872}/* else
873 printf("dcb table at offset 0x%04x\n", dcbptr);
874 */
875uint8_t *dcbtable = &rom[dcbptr];
876uint8_t dcbtable_version = dcbtable[0];
877uint8_t headerlength = 0;
878uint8_t recordlength = 0;
879uint8_t numentries = 0;
880
881if(dcbtable_version >= 0x20) {
882uint32_t sig;
883
884if(dcbtable_version >= 0x30) {
885headerlength = dcbtable[1];
886numentries = dcbtable[2];
887recordlength = dcbtable[3];
888sig = *(uint32_t *)&dcbtable[6];
889} else {
890sig = *(uint32_t *)&dcbtable[4];
891headerlength = 8;
892}
893if (sig != 0x4edcbdcb) {
894//Azi: match this with one below and add line number ?
895printf("Bad display config block signature (0x%8x)\n", sig);
896return PATCH_ROM_FAILED;
897}
898} else if (dcbtable_version >= 0x14) { /* some NV15/16, and NV11+ */
899char sig[8] = { 0 };
900
901strncpy(sig, (char *)&dcbtable[-7], 7);
902recordlength = 10;
903if (strcmp(sig, "DEV_REC")) {
904printf("Bad Display Configuration Block signature (%s)\n", sig);
905return PATCH_ROM_FAILED;
906}
907} else {
908printf("ERROR: dcbtable_version is 0x%X\n", dcbtable_version);
909return PATCH_ROM_FAILED;
910}
911
912if(numentries >= MAX_NUM_DCB_ENTRIES)
913numentries = MAX_NUM_DCB_ENTRIES;
914
915uint8_t num_outputs = 0, i=0;
916struct dcbentry {
917uint8_t type;
918uint8_t index;
919uint8_t *heads;
920} entries[numentries];
921
922for (i = 0; i < numentries; i++) {
923uint32_t connection;
924connection = *(uint32_t *)&dcbtable[headerlength + recordlength * i];
925/* Should we allow discontinuous DCBs? Certainly DCB I2C tables can be discontinuous */
926if ((connection & 0x0000000f) == 0x0000000f) /* end of records */
927continue;
928if (connection == 0x00000000) /* seen on an NV11 with DCB v1.5 */
929continue;
930if ((connection & 0xf) == 0x6) /* we skip type 6 as it doesnt appear on macbook nvcaps */
931continue;
932
933entries[num_outputs].type = connection & 0xf;
934entries[num_outputs].index = num_outputs;
935entries[num_outputs++].heads = (uint8_t*)&(dcbtable[(headerlength + recordlength * i) + 1]);
936
937}
938
939int has_lvds = false;
940uint8_t channel1 = 0, channel2 = 0;
941
942for(i=0; i<num_outputs; i++) {
943if(entries[i].type == 3) {
944has_lvds = true;
945//printf("found LVDS\n");
946channel1 |= ( 0x1 << entries[i].index);
947entries[i].type = TYPE_GROUPED;
948}
949}
950// if we have a LVDS output, we group the rest to the second channel
951if(has_lvds) {
952for(i=0; i<num_outputs; i++) {
953if(entries[i].type == TYPE_GROUPED)
954continue;
955channel2 |= ( 0x1 << entries[i].index);
956entries[i].type = TYPE_GROUPED;
957}
958} else {
959//
960int x;
961// we loop twice as we need to generate two channels
962for(x=0; x<=1; x++) {
963for(i=0; i<num_outputs; i++) {
964if(entries[i].type == TYPE_GROUPED)
965continue;
966// if type is TMDS, the prior output is ANALOG
967// we always group ANALOG and TMDS
968// if there is a TV output after TMDS, we group it to that channel as well
969if(i && entries[i].type == 0x2) {
970switch (x) {
971case 0:
972//printf("group channel 1\n");
973channel1 |= ( 0x1 << entries[i].index);
974entries[i].type = TYPE_GROUPED;
975if((entries[i-1].type == 0x0)) {
976channel1 |= ( 0x1 << entries[i-1].index);
977entries[i-1].type = TYPE_GROUPED;
978}
979// group TV as well if there is one
980if( ((i+1) < num_outputs) && (entries[i+1].type == 0x1) ) {
981//printf("group tv1\n");
982channel1 |= ( 0x1 << entries[i+1].index);
983entries[i+1].type = TYPE_GROUPED;
984}
985break;
986case 1:
987//printf("group channel 2 : %d\n", i);
988channel2 |= ( 0x1 << entries[i].index);
989entries[i].type = TYPE_GROUPED;
990if((entries[i-1].type == 0x0)) {
991channel2 |= ( 0x1 << entries[i-1].index);
992entries[i-1].type = TYPE_GROUPED;
993}
994// group TV as well if there is one
995if( ((i+1) < num_outputs) && (entries[i+1].type == 0x1) ) {
996//printf("group tv2\n");
997channel2 |= ( 0x1 << entries[i+1].index);
998entries[i+1].type = TYPE_GROUPED;
999}
1000break;
1001
1002}
1003break;
1004}
1005}
1006}
1007}
1008
1009// if we have left ungrouped outputs merge them to the empty channel
1010uint8_t *togroup;// = (channel1 ? (channel2 ? NULL : &channel2) : &channel1);
1011togroup = &channel2;
1012for(i=0; i<num_outputs;i++)
1013if(entries[i].type != TYPE_GROUPED) {
1014//printf("%d not grouped\n", i);
1015if(togroup)
1016*togroup |= ( 0x1 << entries[i].index);
1017entries[i].type = TYPE_GROUPED;
1018}
1019
1020if(channel1 > channel2) {
1021uint8_t buff = channel1;
1022channel1 = channel2;
1023channel2 = buff;
1024}
1025
1026default_NVCAP[6] = channel1;
1027default_NVCAP[8] = channel2;
1028
1029// patching HEADS
1030for(i=0; i<num_outputs;i++) {
1031if(channel1 & (1 << i))
1032*entries[i].heads = 1;
1033else if(channel2 & (1 << i))
1034*entries[i].heads = 2;
1035}
1036
1037return (has_lvds ? PATCH_ROM_SUCCESS_HAS_LVDS : PATCH_ROM_SUCCESS);
1038}
1039
1040static char *get_nvidia_model(uint32_t id) {
1041inti;
1042
1043for (i=1; i< (sizeof(NVKnownChipsets) / sizeof(NVKnownChipsets[0])); i++) {
1044if (NVKnownChipsets[i].device == id) {
1045return NVKnownChipsets[i].name;
1046}
1047}
1048return NVKnownChipsets[0].name;
1049}
1050
1051static uint32_t load_nvidia_bios_file(const char *filename, uint8_t *buf, int bufsize)
1052{
1053intfd;
1054intsize;
1055
1056if ((fd = open_bvdev("bt(0,0)", filename, 0)) < 0) {
1057return 0;
1058}
1059size = file_size(fd);
1060if (size > bufsize) {
1061printf("Filesize of %s is bigger than expected! Truncating to 0x%x Bytes!\n", filename, bufsize);
1062size = bufsize;
1063}
1064size = read(fd, (char *)buf, size);
1065close(fd);
1066return size > 0 ? size : 0;
1067}
1068
1069static int devprop_add_nvidia_template(struct DevPropDevice *device)
1070{
1071chartmp[16];
1072
1073if(!device)
1074return 0;
1075
1076if(!DP_ADD_TEMP_VAL(device, nvidia_compatible_0))
1077return 0;
1078if(!DP_ADD_TEMP_VAL(device, nvidia_device_type_0))
1079return 0;
1080if(!DP_ADD_TEMP_VAL(device, nvidia_name_0))
1081return 0;
1082if(!DP_ADD_TEMP_VAL(device, nvidia_compatible_1))
1083return 0;
1084if(!DP_ADD_TEMP_VAL(device, nvidia_device_type_1))
1085return 0;
1086if(!DP_ADD_TEMP_VAL(device, nvidia_name_1))
1087return 0;
1088if(!DP_ADD_TEMP_VAL(device, nvidia_device_type))
1089return 0;
1090// Rek : Dont use sprintf return, it does not WORK !! our custom sprintf() always return 0!
1091// len = sprintf(tmp, "Slot-%x", devices_number);
1092sprintf(tmp, "Slot-%x",devices_number);
1093devprop_add_value(device, "AAPL,slot-name", (uint8_t *) tmp, strlen(tmp));
1094devices_number++;
1095
1096return 1;
1097}
1098
1099int hex2bin(const char *hex, uint8_t *bin, int len)
1100{
1101char*p;
1102inti;
1103charbuf[3];
1104
1105if (hex == NULL || bin == NULL || len <= 0 || strlen(hex) != len * 2) {
1106printf("[ERROR] bin2hex input error\n");
1107return -1;
1108}
1109
1110buf[2] = '\0';
1111p = (char *) hex;
1112for (i=0; i<len; i++) {
1113if (p[0] == '\0' || p[1] == '\0' || !isxdigit(p[0]) || !isxdigit(p[1])) {
1114printf("[ERROR] bin2hex '%s' syntax error\n", hex);
1115return -2;
1116}
1117buf[0] = *p++;
1118buf[1] = *p++;
1119bin[i] = (unsigned char) strtoul(buf, NULL, 16);
1120}
1121return 0;
1122}
1123
1124unsigned long long mem_detect(volatile uint8_t *regs, uint8_t nvCardType, pci_dt_t *nvda_dev)
1125{
1126unsigned long long vram_size = 0;
1127
1128if (nvCardType < NV_ARCH_50) {
1129vram_size = REG32(NV04_PFB_FIFO_DATA);
1130vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
1131}
1132else if (nvCardType < NV_ARCH_C0) {
1133vram_size = REG32(NV04_PFB_FIFO_DATA);
1134vram_size |= (vram_size & 0xff) << 32;
1135vram_size &= 0xffffffff00ll;
1136}
1137else { // >= NV_ARCH_C0
1138vram_size = REG32(NVC0_MEM_CTRLR_RAM_AMOUNT) << 20;
1139vram_size *= REG32(NVC0_MEM_CTRLR_COUNT);
1140}
1141
1142// Workaround for GT 420/430 & 9600M GT
1143switch (nvda_dev->device_id)
1144{
1145case 0x0DE1: vram_size = 1024*1024*1024; break; // GT 430
1146case 0x0DE2: vram_size = 1024*1024*1024; break; // GT 420
1147case 0x0649: vram_size = 512*1024*1024; break; // 9600M GT
1148default: break;
1149}
1150
1151return vram_size;
1152}
1153
1154bool setup_nvidia_devprop(pci_dt_t *nvda_dev)
1155{
1156struct DevPropDevice*device;
1157char*devicepath;
1158option_rom_pci_header_t*rom_pci_header;
1159volatile uint8_t*regs;
1160uint8_t*rom;
1161uint8_t*nvRom;
1162uint8_tnvCardType;
1163unsigned long longvideoRam;
1164uint32_tnvBiosOveride;
1165uint32_tbar[7];
1166uint32_tboot_display;
1167intnvPatch;
1168intlen;
1169charbiosVersion[32];
1170charnvFilename[32];
1171charkNVCAP[12];
1172char*model;
1173const char*value;
1174booldoit;
1175
1176
1177devicepath = get_pci_dev_path(nvda_dev);
1178bar[0] = pci_config_read32(nvda_dev->dev.addr, 0x10 );
1179regs = (uint8_t *) (bar[0] & ~0x0f);
1180
1181// get card type
1182nvCardType = (REG32(0) >> 20) & 0x1ff;
1183
1184// Amount of VRAM in kilobytes
1185videoRam = mem_detect(regs, nvCardType, nvda_dev);
1186model = get_nvidia_model((nvda_dev->vendor_id << 16) | nvda_dev->device_id);
1187
1188verbose("nVidia %s %dMB NV%02x [%04x:%04x] :: %s\n",
1189model, (uint32_t)(videoRam / 1024 / 1024),
1190(REG32(0) >> 20) & 0x1ff, nvda_dev->vendor_id, nvda_dev->device_id,
1191devicepath);
1192
1193rom = malloc(NVIDIA_ROM_SIZE);
1194sprintf(nvFilename, "/Extra/%04x_%04x.rom", (uint16_t)nvda_dev->vendor_id, (uint16_t)nvda_dev->device_id);
1195if (getBoolForKey(kUseNvidiaROM, &doit, &bootInfo->chameleonConfig) && doit) {
1196verbose("Looking for nvidia video bios file %s\n", nvFilename);
1197nvBiosOveride = load_nvidia_bios_file(nvFilename, rom, NVIDIA_ROM_SIZE);
1198if (nvBiosOveride > 0) {
1199verbose("Using nVidia Video BIOS File %s (%d Bytes)\n", nvFilename, nvBiosOveride);
1200DBG("%s Signature 0x%02x%02x %d bytes\n", nvFilename, rom[0], rom[1], nvBiosOveride);
1201} else {
1202printf("ERROR: unable to open nVidia Video BIOS File %s\n", nvFilename);
1203return false;
1204}
1205} else {
1206// Otherwise read bios from card
1207nvBiosOveride = 0;
1208
1209// TODO: we should really check for the signature before copying the rom, i think.
1210
1211// PRAMIN first
1212nvRom = (uint8_t*)&regs[NV_PRAMIN_OFFSET];
1213bcopy((uint32_t *)nvRom, rom, NVIDIA_ROM_SIZE);
1214
1215// Valid Signature ?
1216if (rom[0] != 0x55 && rom[1] != 0xaa) {
1217// PROM next
1218// Enable PROM access
1219(REG32(NV_PBUS_PCI_NV_20)) = NV_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED;
1220
1221nvRom = (uint8_t*)&regs[NV_PROM_OFFSET];
1222bcopy((uint8_t *)nvRom, rom, NVIDIA_ROM_SIZE);
1223
1224// disable PROM access
1225(REG32(NV_PBUS_PCI_NV_20)) = NV_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED;
1226
1227// Valid Signature ?
1228if (rom[0] != 0x55 && rom[1] != 0xaa) {
1229// 0xC0000 last
1230bcopy((char *)0xc0000, rom, NVIDIA_ROM_SIZE);
1231
1232// Valid Signature ?
1233if (rom[0] != 0x55 && rom[1] != 0xaa) {
1234printf("ERROR: Unable to locate nVidia Video BIOS\n");
1235return false;
1236} else {
1237DBG("ROM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1238}
1239} else {
1240DBG("PROM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1241}
1242} else {
1243DBG("PRAM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1244}
1245}
1246
1247if ((nvPatch = patch_nvidia_rom(rom)) == PATCH_ROM_FAILED) {
1248printf("ERROR: nVidia ROM Patching Failed!\n");
1249//return false;
1250}
1251
1252rom_pci_header = (option_rom_pci_header_t*)(rom + *(uint16_t *)&rom[24]);
1253
1254// check for 'PCIR' sig
1255if (rom_pci_header->signature == 0x50434952) {
1256if (rom_pci_header->device_id != nvda_dev->device_id) {
1257// Get Model from the OpROM
1258model = get_nvidia_model((rom_pci_header->vendor_id << 16) | rom_pci_header->device_id);
1259} else {
1260printf("nVidia incorrect PCI ROM signature: 0x%x\n", rom_pci_header->signature);
1261}
1262}
1263
1264if (!string) {
1265string = devprop_create_string();
1266}
1267device = devprop_add_device(string, devicepath);
1268
1269/* FIXME: for primary graphics card only */
1270boot_display = 1;
1271devprop_add_value(device, "@0,AAPL,boot-display", (uint8_t*)&boot_display, 4);
1272
1273if(nvPatch == PATCH_ROM_SUCCESS_HAS_LVDS) {
1274uint8_t built_in = 0x01;
1275devprop_add_value(device, "@0,built-in", &built_in, 1);
1276}
1277
1278// get bios version
1279const int MAX_BIOS_VERSION_LENGTH = 32;
1280char* version_str = (char*)malloc(MAX_BIOS_VERSION_LENGTH);
1281memset(version_str, 0, MAX_BIOS_VERSION_LENGTH);
1282int i, version_start;
1283int crlf_count = 0;
1284// only search the first 384 bytes
1285for(i = 0; i < 0x180; i++) {
1286if(rom[i] == 0x0D && rom[i+1] == 0x0A) {
1287crlf_count++;
1288// second 0x0D0A was found, extract bios version
1289if(crlf_count == 2) {
1290if(rom[i-1] == 0x20) i--; // strip last " "
1291for(version_start = i; version_start > (i-MAX_BIOS_VERSION_LENGTH); version_start--) {
1292// find start
1293if(rom[version_start] == 0x00) {
1294version_start++;
1295
1296// strip "Version "
1297if(strncmp((const char*)rom+version_start, "Version ", 8) == 0) {
1298version_start += 8;
1299}
1300
1301strncpy(version_str, (const char*)rom+version_start, i-version_start);
1302break;
1303}
1304}
1305break;
1306}
1307}
1308}
1309
1310sprintf(biosVersion, "%s", (nvBiosOveride > 0) ? nvFilename : version_str);
1311
1312sprintf(kNVCAP, "NVCAP_%04x", nvda_dev->device_id);
1313if (getValueForKey(kNVCAP, &value, &len, &bootInfo->chameleonConfig) && len == NVCAP_LEN * 2) {
1314uint8_tnew_NVCAP[NVCAP_LEN];
1315
1316if (hex2bin(value, new_NVCAP, NVCAP_LEN) == 0) {
1317verbose("Using user supplied NVCAP for %s :: %s\n", model, devicepath);
1318memcpy(default_NVCAP, new_NVCAP, NVCAP_LEN);
1319}
1320}
1321
1322 if (getValueForKey(kdcfg0, &value, &len, &bootInfo->chameleonConfig) && len == DCFG0_LEN * 2){
1323
1324 uint8_t new_dcfg0[DCFG0_LEN];
1325
1326 if (hex2bin(value, new_dcfg0, DCFG0_LEN) == 0)
1327 {
1328
1329 memcpy(default_dcfg_0, new_dcfg0, DCFG0_LEN);
1330
1331 verbose("Using user supplied @0,display-cfg\n");
1332 printf("@0,display-cfg: %02x%02x%02x%02x\n",
1333 default_dcfg_0[0], default_dcfg_0[1], default_dcfg_0[2], default_dcfg_0[3]);
1334
1335
1336 }
1337 }
1338
1339
1340 if (getValueForKey(kdcfg1, &value, &len, &bootInfo->chameleonConfig) && len == DCFG1_LEN * 2){
1341
1342 uint8_t new_dcfg1[DCFG1_LEN];
1343
1344 if (hex2bin(value, new_dcfg1, DCFG1_LEN) == 0)
1345 {
1346 memcpy(default_dcfg_1, new_dcfg1, DCFG1_LEN);
1347
1348 verbose("Using user supplied @1,display-cfg\n");
1349 printf("@1,display-cfg: %02x%02x%02x%02x\n",
1350 default_dcfg_1[0], default_dcfg_1[1], default_dcfg_1[2], default_dcfg_1[3]);
1351
1352 }
1353
1354 }
1355
1356
1357
1358 #if DEBUG_NVCAP
1359 printf("NVCAP: %02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x\n",
1360default_NVCAP[0], default_NVCAP[1], default_NVCAP[2], default_NVCAP[3],
1361default_NVCAP[4], default_NVCAP[5], default_NVCAP[6], default_NVCAP[7],
1362default_NVCAP[8], default_NVCAP[9], default_NVCAP[10], default_NVCAP[11],
1363default_NVCAP[12], default_NVCAP[13], default_NVCAP[14], default_NVCAP[15],
1364default_NVCAP[16], default_NVCAP[17], default_NVCAP[18], default_NVCAP[19]);
1365#endif
1366
1367devprop_add_nvidia_template(device);
1368devprop_add_value(device, "NVCAP", default_NVCAP, NVCAP_LEN);
1369devprop_add_value(device, "VRAM,totalsize", (uint8_t*)&videoRam, 4);
1370devprop_add_value(device, "model", (uint8_t*)model, strlen(model) + 1);
1371devprop_add_value(device, "rom-revision", (uint8_t*)biosVersion, strlen(biosVersion) + 1);
1372 devprop_add_value(device, "@0,display-cfg", default_dcfg_0, DCFG0_LEN);
1373 devprop_add_value(device, "@1,display-cfg", default_dcfg_1, DCFG1_LEN);
1374
1375 //add HDMI Audio back to nvidia
1376 //http://forge.voodooprojects.org/p/chameleon/issues/67/
1377// uint8_t connector_type_1[]= {0x00, 0x08, 0x00, 0x00};
1378// devprop_add_value(device, "@1,connector-type",connector_type_1, 4);
1379 //end Nvidia HDMI Audio
1380
1381if (getBoolForKey(kVBIOS, &doit, &bootInfo->chameleonConfig) && doit) {
1382devprop_add_value(device, "vbios", rom, (nvBiosOveride > 0) ? nvBiosOveride : (rom[2] * 512));
1383}
1384
1385stringdata = malloc(sizeof(uint8_t) * string->length);
1386memcpy(stringdata, (uint8_t*)devprop_generate_string(string), string->length);
1387stringlength = string->length;
1388
1389return true;
1390}
1391

Archive Download this file

Revision: 1147