Chameleon

Chameleon Svn Source Tree

Root/branches/slice/trunkM/i386/libsaio/platform.h

1/*
2 * platform.h
3 * AsereBLN: reworked and extended
4 *
5 */
6
7#ifndef __LIBSAIO_PLATFORM_H
8#define __LIBSAIO_PLATFORM_H
9
10#include "libsaio.h"
11
12extern bool platformCPUFeature(uint32_t);
13extern void scan_platform(void);
14extern void dumpPhysAddr(const char * title, void * a, int len);
15extern void scan_cpu();
16
17#define bit(n)(1UL << (n))
18#define bitmask(h,l)((bit(h)|(bit(h)-1)) & ~(bit(l)-1))
19#define bitfield(x,h,l)(((x) & bitmask(h,l)) >> l)
20
21
22/* CPUID index into cpuid_raw */
23#define CPUID_00
24#define CPUID_11
25#define CPUID_22
26#define CPUID_33
27#define CPUID_44
28#define CPUID_805
29#define CPUID_816
30#define CPUID_MAX7
31
32#define CPU_MODEL_PENTIUM_M0x0D
33#define CPU_MODEL_YONAH0x0E// Sossaman, Yonah
34#define CPU_MODEL_MEROM0x0F// Allendale, Conroe, Kentsfield, Woodcrest, Clovertown, Tigerton, Merom
35#define CPU_MODEL_PENRYN0x17// Wolfdale, Yorkfield, Harpertown, Penryn
36#define CPU_MODEL_NEHALEM0x1A// Bloomfield. Nehalem-EP, Nehalem-WS, Gainestown
37#define CPU_MODEL_ATOM0x1C// Atom
38#define CPU_MODEL_FIELDS0x1E// Lynnfield, Clarksfield, Jasper Forest
39#define CPU_MODEL_DALES0x1F// Havendale, Auburndale
40#define CPU_MODEL_DALES_32NM0x25// Clarkdale, Arrandale
41#define CPU_MODEL_SANDY0x2A// Sandy Bridge
42#define CPU_MODEL_WESTMERE0x2C// Gulftown, Westmere-EP, Westmere-WS
43#define CPU_MODEL_SANDY_XEON0x2D// Sandy Bridge Xeon
44#define CPU_MODEL_NEHALEM_EX0x2E// Beckton
45#define CPU_MODEL_WESTMERE_EX0x2F
46
47/* CPU Features */
48#define CPU_FEATURE_MMX0x00000001// MMX Instruction Set
49#define CPU_FEATURE_SSE0x00000002// SSE Instruction Set
50#define CPU_FEATURE_SSE20x00000004// SSE2 Instruction Set
51#define CPU_FEATURE_SSE30x00000008// SSE3 Instruction Set
52#define CPU_FEATURE_SSE410x00000010// SSE41 Instruction Set
53#define CPU_FEATURE_SSE420x00000020// SSE42 Instruction Set
54#define CPU_FEATURE_EM64T0x00000040// 64Bit Support
55#define CPU_FEATURE_HTT0x00000080// HyperThreading
56#define CPU_FEATURE_MOBILE0x00000100// Mobile CPU
57#define CPU_FEATURE_MSR0x00000200// MSR Support
58//Slice - just use Platform->CPU.Mobile
59#define MEGA 1000000LL
60
61/* SMBIOS Memory Types */
62#define SMB_MEM_TYPE_UNDEFINED0
63#define SMB_MEM_TYPE_OTHER1
64#define SMB_MEM_TYPE_UNKNOWN2
65#define SMB_MEM_TYPE_DRAM3
66#define SMB_MEM_TYPE_EDRAM4
67#define SMB_MEM_TYPE_VRAM5
68#define SMB_MEM_TYPE_SRAM6
69#define SMB_MEM_TYPE_RAM7
70#define SMB_MEM_TYPE_ROM8
71#define SMB_MEM_TYPE_FLASH9
72#define SMB_MEM_TYPE_EEPROM10
73#define SMB_MEM_TYPE_FEPROM11
74#define SMB_MEM_TYPE_EPROM12
75#define SMB_MEM_TYPE_CDRAM13
76#define SMB_MEM_TYPE_3DRAM14
77#define SMB_MEM_TYPE_SDRAM15
78#define SMB_MEM_TYPE_SGRAM16
79#define SMB_MEM_TYPE_RDRAM17
80#define SMB_MEM_TYPE_DDR18
81#define SMB_MEM_TYPE_DDR219
82#define SMB_MEM_TYPE_FBDIMM20
83#define SMB_MEM_TYPE_DDR324// Supported in 10.5.6+ AppleSMBIOS
84
85/* Memory Configuration Types */
86#define SMB_MEM_CHANNEL_UNKNOWN0
87#define SMB_MEM_CHANNEL_SINGLE1
88#define SMB_MEM_CHANNEL_DUAL2
89#define SMB_MEM_CHANNEL_TRIPLE3
90
91/* Maximum number of ram slots */
92#define MAX_RAM_SLOTS8
93#define RAM_SLOT_ENUMERATOR{0, 2, 4, 1, 3, 5, 6, 8, 10, 7, 9, 11}
94
95/* Maximum number of SPD bytes */
96#define MAX_SPD_SIZE256
97
98/* Size of SMBIOS UUID in bytes */
99#define UUID_LEN16
100
101typedef struct _RamSlotInfo_t {
102 uint32_tModuleSize;// Size of Module in MB
103 uint32_tFrequency;// in Mhz
104 const char*Vendor;
105 const char*PartNo;
106 const char*SerialNo;
107 char*spd;// SPD Dump
108 boolInUse;
109 uint8_tType;
110 uint8_tBankConnections;// table type 6, see (3.3.7)
111 uint8_tBankConnCnt;
112} RamSlotInfo_t;
113
114typedef struct _PlatformInfo_t {
115struct PCI {
116uint8_tNoDevices;// No of PCI devices
117} PCI;
118struct CPU {
119uint32_tFeatures;// CPU Features like MMX, SSE2, VT, MobileCPU
120uint32_tVendor;// Vendor
121uint32_tSignature;// Signature
122uint32_tStepping;// Stepping
123uint32_tModel;// Model
124uint32_tExtModel;// Extended Model
125uint32_tFamily;// Family
126uint32_tExtFamily;// Extended Family
127uint32_tNoCores;// No Cores per Package
128uint32_tNoThreads;// Threads per Package
129uint8_tMaxCoef;// Max Multiplier
130uint8_tMaxDiv;// Possible 0,5
131uint8_tMinCoef;// Min Multiplier
132uint8_tCurrCoef;// Current Multiplier
133uint8_tCurrDiv;
134floatMaxRatio;// non-integer ratio
135floatMinRatio;
136floatCurrRatio;
137uint64_tTSCFrequency;// TSC Frequency Hz
138uint64_tFSBFrequency;// FSB Frequency Hz
139uint64_tCPUFrequency;// CPU Frequency Hz
140boolMobile;// Mobile CPU
141charBrandString[48];// 48 Byte Branding String
142uint32_tCPUID[CPUID_MAX][4];// CPUID 0..4, 80..81 Raw Values
143} CPU;
144
145struct RAM {
146uint64_tFrequency;// Ram Frequency
147uint32_tDivider;// Memory divider
148uint8_tCAS;// CAS 1/2/2.5/3/4/5/6/7
149uint8_tTRC;
150uint8_tTRP;
151uint8_tRAS;
152uint8_tChannels;// Channel Configuration Single,Dual or Triple
153uint8_tNoSlots;// Maximum no of slots available
154uint8_tType;// Standard SMBIOS v2.5 Memory Type
155charBrandString[48];// Branding String Memory Controller
156RamSlotInfo_tDIMM[MAX_RAM_SLOTS];// Information about each slot
157} RAM;
158
159struct DMI {
160intMaxMemorySlots;// number of memory slots populated by SMBIOS
161intCntMemorySlots;// number of memory slots counted
162intMemoryModules;// number of memory modules installed
163intDIMM[MAX_RAM_SLOTS];// Information and SPD mapping for each slot
164} DMI;
165
166uint8_tType; // System Type: 1=Desktop, 2=Portable... according ACPI2.0 (FACP: PM_Profile)
167uint8_t*UUID;
168} PlatformInfo_t;
169
170extern PlatformInfo_t* Platform;
171
172#endif /* !__LIBSAIO_PLATFORM_H */
173

Archive Download this file

Revision: 1171