Chameleon

Chameleon Svn Source Tree

Root/branches/azimutz/trunkGraphicsEnablerModules/i386/libsaio/platform.h

1/*
2 * platform.h
3 * AsereBLN: reworked and extended
4 *
5 */
6
7#ifndef __LIBSAIO_PLATFORM_H
8#define __LIBSAIO_PLATFORM_H
9
10//#include "libsaio.h"
11
12extern bool platformCPUFeature(uint32_t);
13extern void scan_platform(void);
14extern void dumpPhysAddr(const char * title, void * a, int len);
15
16/* CPUID Vendor */
17#define CPUID_VENDOR_INTEL 0x756E6547
18#define CPUID_VENDOR_AMD 0x68747541
19
20/* CPUID index into cpuid_raw */
21#define CPUID_00
22#define CPUID_11
23#define CPUID_22
24#define CPUID_33
25#define CPUID_44
26#define CPUID_65
27#define CPUID_806
28#define CPUID_817
29#define CPUID_888
30#define CPUID_MAX9
31
32#define CPU_MODEL_YONAH0x0E// Sossaman, Yonah
33#define CPU_MODEL_MEROM0x0F// Allendale, Conroe, Kentsfield, Woodcrest, Clovertown, Tigerton, Merom
34#define CPU_MODEL_PENRYN0x17// Wolfdale, Yorkfield, Harpertown, Penryn
35#define CPU_MODEL_NEHALEM0x1A// Bloomfield. Nehalem-EP, Nehalem-WS, Gainestown
36#define CPU_MODEL_ATOM0x1C// Atom
37#define CPU_MODEL_FIELDS0x1E// Lynnfield, Clarksfield, Jasper Forest
38#define CPU_MODEL_DALES0x1F// Havendale, Auburndale
39#define CPU_MODEL_DALES_32NM0x25// Clarkdale, Arrandale
40#define CPU_MODEL_SANDY0x2A// Sandy Bridge
41#define CPU_MODEL_WESTMERE0x2C// Gulftown, Westmere-EP, Westmere-WS
42#define CPU_MODEL_SANDY_XEON0x2D// Sandy Bridge Xeon
43#define CPU_MODEL_NEHALEM_EX0x2E// Beckton
44#define CPU_MODEL_WESTMERE_EX0x2F
45
46/* CPU Features */
47#define CPU_FEATURE_MMX0x00000001// MMX Instruction Set
48#define CPU_FEATURE_SSE0x00000002// SSE Instruction Set
49#define CPU_FEATURE_SSE20x00000004// SSE2 Instruction Set
50#define CPU_FEATURE_SSE30x00000008// SSE3 Instruction Set
51#define CPU_FEATURE_SSE410x00000010// SSE41 Instruction Set
52#define CPU_FEATURE_SSE420x00000020// SSE42 Instruction Set
53#define CPU_FEATURE_EM64T0x00000040// 64Bit Support
54#define CPU_FEATURE_HTT0x00000080// HyperThreading
55#define CPU_FEATURE_MOBILE0x00000100// Mobile CPU
56#define CPU_FEATURE_MSR0x00000200// MSR Support
57
58/* SMBIOS Memory Types */
59#define SMB_MEM_TYPE_UNDEFINED0
60#define SMB_MEM_TYPE_OTHER1
61#define SMB_MEM_TYPE_UNKNOWN2
62#define SMB_MEM_TYPE_DRAM3
63#define SMB_MEM_TYPE_EDRAM4
64#define SMB_MEM_TYPE_VRAM5
65#define SMB_MEM_TYPE_SRAM6
66#define SMB_MEM_TYPE_RAM7
67#define SMB_MEM_TYPE_ROM8
68#define SMB_MEM_TYPE_FLASH9
69#define SMB_MEM_TYPE_EEPROM10
70#define SMB_MEM_TYPE_FEPROM11
71#define SMB_MEM_TYPE_EPROM12
72#define SMB_MEM_TYPE_CDRAM13
73#define SMB_MEM_TYPE_3DRAM14
74#define SMB_MEM_TYPE_SDRAM15
75#define SMB_MEM_TYPE_SGRAM16
76#define SMB_MEM_TYPE_RDRAM17
77#define SMB_MEM_TYPE_DDR18
78#define SMB_MEM_TYPE_DDR219
79#define SMB_MEM_TYPE_FBDIMM20
80#define SMB_MEM_TYPE_DDR324// Supported in 10.5.6+ AppleSMBIOS
81
82/* Memory Configuration Types */
83#define SMB_MEM_CHANNEL_UNKNOWN0
84#define SMB_MEM_CHANNEL_SINGLE1
85#define SMB_MEM_CHANNEL_DUAL2
86#define SMB_MEM_CHANNEL_TRIPLE3
87
88/* Maximum number of ram slots */
89#define MAX_RAM_SLOTS8
90#define RAM_SLOT_ENUMERATOR{0, 2, 4, 1, 3, 5, 6, 8, 10, 7, 9, 11}
91
92/* Maximum number of SPD bytes */
93#define MAX_SPD_SIZE256
94
95/* Size of SMBIOS UUID in bytes */
96#define UUID_LEN16
97
98typedef struct _RamSlotInfo_t {
99 uint32_tModuleSize;// Size of Module in MB
100 uint32_tFrequency;// in Mhz
101 const char*Vendor;
102 const char*PartNo;
103 const char*SerialNo;
104 char*spd;// SPD Dump
105 boolInUse;
106 uint8_tType;
107 uint8_tBankConnections;// table type 6, see (3.3.7)
108 uint8_tBankConnCnt;
109} RamSlotInfo_t;
110
111typedef struct _PlatformInfo_t {
112struct CPU {
113uint32_tFeatures;// CPU Features like MMX, SSE2, VT, MobileCPU
114uint32_tVendor;// Vendor
115uint32_tSignature;// Signature
116uint32_tStepping;// Stepping
117uint32_tModel;// Model
118uint32_tExtModel;// Extended Model
119uint32_tFamily;// Family
120uint32_tExtFamily;// Extended Family
121uint32_tNoCores;// No Cores per Package
122uint32_tNoThreads;// Threads per Package
123uint8_tMaxCoef;// Max Multiplier
124uint8_tMaxDiv;
125uint8_tCurrCoef;// Current Multiplier
126uint8_tCurrDiv;
127uint64_tTSCFrequency;// TSC Frequency Hz
128uint64_tFSBFrequency;// FSB Frequency Hz
129uint64_tCPUFrequency;// CPU Frequency Hz
130uint32_tMaxRatio;// Max Bus Ratio
131uint32_tMinRatio;// Min Bus Ratio
132charBrandString[48];// 48 Byte Branding String
133uint32_tCPUID[CPUID_MAX][4];// CPUID 0..4, 80..81 Raw Values
134} CPU;
135
136struct RAM {
137uint64_tFrequency;// Ram Frequency
138uint32_tDivider;// Memory divider
139uint8_tCAS;// CAS 1/2/2.5/3/4/5/6/7
140uint8_tTRC;
141uint8_tTRP;
142uint8_tRAS;
143uint8_tChannels;// Channel Configuration Single,Dual or Triple
144uint8_tNoSlots;// Maximum no of slots available
145uint8_tType;// Standard SMBIOS v2.5 Memory Type
146RamSlotInfo_tDIMM[MAX_RAM_SLOTS];// Information about each slot
147} RAM;
148
149struct DMI {
150intMaxMemorySlots;// number of memory slots populated by SMBIOS
151intCntMemorySlots;// number of memory slots counted
152intMemoryModules;// number of memory modules installed
153intDIMM[MAX_RAM_SLOTS];// Information and SPD mapping for each slot
154} DMI;
155
156uint8_tType; // System Type: 1=Desktop, 2=Portable... according ACPI2.0 (FACP: PM_Profile)
157uint8_t*UUID;
158} PlatformInfo_t;
159
160extern PlatformInfo_t Platform;
161
162#endif /* !__LIBSAIO_PLATFORM_H */
163

Archive Download this file

Revision: 1212