Chameleon

Chameleon Svn Source Tree

Root/branches/ErmaC/i386/modules/AMDGraphicsEnabler/ati.c

1/*
2 * ATI Graphics Card Enabler, part of the Chameleon Boot Loader Project
3 *
4 * Copyright 2010 by Islam M. Ahmed Zaid. All rights reserved.
5 *
6 */
7
8#include "libsa.h"
9#include "saio_internal.h"
10#include "bootstruct.h"
11#include "pci.h"
12#include "platform.h"
13#include "device_inject.h"
14#include "ati_reg.h"
15
16#define OFFSET_TO_GET_ATOMBIOS_STRINGS_START 0x6e
17
18#define kUseAtiROM"UseAtiROM"
19#define kAtiConfig"AtiConfig"
20#define kAtiPorts"AtiPorts"
21#define kATYbinimage"ATYbinimage"
22
23#define Reg32(reg)(*(volatile uint32_t *)(card->mmio + reg))
24#define RegRead32(reg)(Reg32(reg))
25#define RegWrite32(reg, value)(Reg32(reg) = value)
26
27typedef enum {
28kNul,
29kStr,
30kPtr,
31kCst
32} type_t;
33
34typedef enum {
35CHIP_FAMILY_UNKNOW,
36/* IGP */
37CHIP_FAMILY_RS600,
38CHIP_FAMILY_RS690,
39CHIP_FAMILY_RS740,
40CHIP_FAMILY_RS780,
41CHIP_FAMILY_RS880,
42/* R600 */
43CHIP_FAMILY_R600,
44CHIP_FAMILY_RV610,
45CHIP_FAMILY_RV620,
46CHIP_FAMILY_RV630,
47CHIP_FAMILY_RV635,
48CHIP_FAMILY_RV670,
49/* R700 */
50CHIP_FAMILY_RV710,
51CHIP_FAMILY_RV730,
52CHIP_FAMILY_RV740,
53CHIP_FAMILY_RV770,
54/* Evergreen */
55CHIP_FAMILY_CEDAR,
56CHIP_FAMILY_CYPRESS,
57CHIP_FAMILY_HEMLOCK,
58CHIP_FAMILY_JUNIPER,
59CHIP_FAMILY_REDWOOD,
60/* Northern Islands */
61CHIP_FAMILY_BARTS,
62CHIP_FAMILY_CAICOS,
63CHIP_FAMILY_CAYMAN,
64CHIP_FAMILY_TURKS,
65CHIP_FAMILY_LAST
66} chip_family_t;
67
68static const char *chip_family_name[] = {
69"UNKNOW",
70/* IGP */
71"RS600",
72"RS690",
73"RS740",
74"RS780",
75"RS880",
76/* R600 */
77"R600",
78"RV610",
79"RV620",
80"RV630",
81"RV635",
82"RV670",
83/* R700 */
84"RV710",
85"RV730",
86"RV740",
87"RV770",
88/* Evergreen */
89"Cedar",
90"Cypress",
91"Hemlock",
92"Juniper",
93"Redwood",
94/* Northern Islands */
95"Barts",
96"Caicos",
97"Cayman",
98"Turks",
99""
100};
101
102typedef struct {
103const char*name;
104uint8_tports;
105} card_config_t;
106
107static card_config_t card_configs[] = {
108{NULL,0},
109{"Alopias",2},
110{"Alouatta",4},
111{"Baboon",3},
112{"Cardinal",2},
113{"Caretta",1},
114{"Colobus",2},
115{"Douc",2},
116{"Eulemur",3},
117{"Flicker",3},
118{"Galago",2},
119{"Gliff",3},
120{"Hoolock",3},
121{"Hypoprion",2},
122{"Iago",2},
123{"Kakapo",3},
124{"Kipunji",4},
125{"Lamna",2},
126{"Langur",3},
127{"Megalodon",3},
128{"Motmot",2},
129{"Nomascus",5},
130{"Orangutan",2},
131{"Peregrine",2},
132{"Quail",3},
133{"Raven",3},
134{"Shrike",3},
135{"Sphyrna",1},
136{"Triakis",2},
137{"Uakari",4},
138{"Vervet",4},
139{"Zonalis",6},
140{"Pithecia",3},
141{"Bulrushes",6},
142{"Cattail",4},
143{"Hydrilla",5},
144{"Duckweed",4},
145{"Fanwort",4},
146{"Elodea",5},
147{"Kudzu",2},
148{"Gibba",5},
149{"Lotus",3},
150{"Ipomoea",3},
151{"Mangabey",2},
152{"Muskgrass",4},
153{"Juncus",4}
154};
155
156typedef enum {
157kNull,
158kAlopias,
159kAlouatta,
160kBaboon,
161kCardinal,
162kCaretta,
163kColobus,
164kDouc,
165kEulemur,
166kFlicker,
167kGalago,
168kGliff,
169kHoolock,
170kHypoprion,
171kIago,
172kKakapo,
173kKipunji,
174kLamna,
175kLangur,
176kMegalodon,
177kMotmot,
178kNomascus,
179kOrangutan,
180kPeregrine,
181kQuail,
182kRaven,
183kShrike,
184kSphyrna,
185kTriakis,
186kUakari,
187kVervet,
188kZonalis,
189kPithecia,
190kBulrushes,
191kCattail,
192kHydrilla,
193kDuckweed,
194kFanwort,
195kElodea,
196kKudzu,
197kGibba,
198kLotus,
199kIpomoea,
200kMangabey,
201kMuskgrass,
202kJuncus,
203kCfgEnd
204} config_name_t;
205
206typedef struct {
207uint16_tdevice_id;
208uint32_tsubsys_id;
209chip_family_tchip_family;
210const char*model_name;
211config_name_tcfg_name;
212uint8_tmax_ports;
213} radeon_card_info_t;
214
215static radeon_card_info_t radeon_cards[] = {
216
217// Earlier cards are not supported
218//
219// Layout is device_id, subsys_id (subsystem id plus vendor id), chip_family_name, display name, frame buffer
220// Cards are grouped by device id and vendor id then sorted by subsystem id to make it easier to add new cards
221//
222{ 0x9400,0x25521002, CHIP_FAMILY_R600,"ATI Radeon HD 2900 XT",kNull, 0 },
223{ 0x9400,0x30001002, CHIP_FAMILY_R600,"ATI Radeon HD 2900 PRO",kNull, 0 },
224
225{ 0x9440,0x24401682, CHIP_FAMILY_RV770,"ATI Radeon HD 4870",kMotmot, 0 },
226{ 0x9440,0x24411682, CHIP_FAMILY_RV770,"ATI Radeon HD 4870",kMotmot, 0 },
227{ 0x9440,0x24441682, CHIP_FAMILY_RV770,"ATI Radeon HD 4870",kMotmot, 0 },
228{ 0x9440,0x24451682, CHIP_FAMILY_RV770,"ATI Radeon HD 4870",kMotmot, 0 },
229
230{ 0x9441,0x24401682, CHIP_FAMILY_RV770,"ATI Radeon HD 4870 X2",kMotmot, 0 },
231
232{ 0x9442,0x080110B0, CHIP_FAMILY_RV770,"ATI Radeon HD 4850",kMotmot, 0 },
233
234{ 0x9442,0x24701682, CHIP_FAMILY_RV770,"ATI Radeon HD 4850",kMotmot, 0 },
235{ 0x9442,0x24711682, CHIP_FAMILY_RV770,"ATI Radeon HD 4850",kMotmot, 0 },
236
237{ 0x9442,0xE104174B, CHIP_FAMILY_RV770,"ATI Radeon HD 4850",kMotmot, 0 },
238
239{ 0x944A,0x30001043, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
240
241{ 0x944A,0x30001458, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
242
243{ 0x944A,0x30001462, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
244
245{ 0x944A,0x30001545, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
246
247{ 0x944A,0x30001682, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
248
249{ 0x944A,0x3000174B, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
250
251{ 0x944A,0x30001787, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
252
253{ 0x944A,0x300017AF, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
254
255{ 0x944C,0x24801682, CHIP_FAMILY_RV770,"ATI Radeon HD 4830",kMotmot, 0 },
256{ 0x944C,0x24811682, CHIP_FAMILY_RV770,"ATI Radeon HD 4830",kMotmot, 0 },
257
258{ 0x944E,0x3260174B, CHIP_FAMILY_RV770,"ATI Radeon HD 4810 Series",kMotmot, 0 },
259{ 0x944E,0x3261174B, CHIP_FAMILY_RV770,"ATI Radeon HD 4810 series",kMotmot, 0 },
260
261{ 0x944E,0x30001787, CHIP_FAMILY_RV770,"ATI Radeon HD 4730 Series",kMotmot, 0 },
262{ 0x944E,0x30101787, CHIP_FAMILY_RV770,"ATI Radeon HD 4810 Series",kMotmot, 0 },
263{ 0x944E,0x31001787, CHIP_FAMILY_RV770,"ATI Radeon HD 4820",kMotmot, 0 },
264
265{ 0x9480,0x3628103C, CHIP_FAMILY_RV730,"ATI Radeon HD 4650M",kGliff, 2 },
266
267{ 0x9480,0x9035104D, CHIP_FAMILY_RV730,"ATI Radeon HD 4650M",kGliff, 0 },
268
269{ 0x9490,0x4710174B, CHIP_FAMILY_RV730,"ATI Radeon HD 4710",kNull, 0 },
270
271{ 0x9490,0x20031787, CHIP_FAMILY_RV730,"ATI Radeon HD 4670",kFlicker, 0 },
272{ 0x9490,0x30501787, CHIP_FAMILY_RV730,"ATI Radeon HD 4710",kNull, 0 },
273
274{ 0x9490,0x300017AF, CHIP_FAMILY_RV730,"ATI Radeon HD 4710",kNull, 0 },
275
276{ 0x9498,0x21CF1458, CHIP_FAMILY_RV730,"ATI Radeon HD 4600 Series",kNull, 0 },
277
278{ 0x9498,0x24511682, CHIP_FAMILY_RV730,"ATI Radeon HD 4650",kNull, 0 },
279{ 0x9498,0x24521682, CHIP_FAMILY_RV730,"ATI Radeon HD 4650",kNull, 0 },
280{ 0x9498,0x24541682, CHIP_FAMILY_RV730,"ATI Radeon HD 4650",kNull, 0 },
281{ 0x9498,0x29331682, CHIP_FAMILY_RV730,"ATI Radeon HD 4670",kNull, 0 },
282{ 0x9498,0x29341682, CHIP_FAMILY_RV730,"ATI Radeon HD 4670",kNull, 0 },
283
284{ 0x9498,0x30501787, CHIP_FAMILY_RV730,"ATI Radeon HD 4700",kNull, 0 },
285{ 0x9498,0x31001787, CHIP_FAMILY_RV730,"ATI Radeon HD 4720",kNull, 0 },
286
287{ 0x94B3,0x0D001002, CHIP_FAMILY_RV740,"ATI Radeon HD 4770",kFlicker, 0 },
288
289{ 0x94B3,0x29001682, CHIP_FAMILY_RV740,"ATI Radeon HD 4770",kFlicker, 0 },
290
291{ 0x94B3,0x1170174B, CHIP_FAMILY_RV740,"ATI Radeon HD 4770",kFlicker, 0 },
292
293{ 0x94C1,0x0D021002, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
294{ 0x94C1,0x10021002, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 Pro",kNull, 0 },
295
296{ 0x94C1,0x0D021028, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
297
298{ 0x94C1,0x21741458, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
299
300{ 0x94C1,0x10331462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
301{ 0x94C1,0x10401462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
302{ 0x94C1,0x11101462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 XT",kNull, 0 },
303
304{ 0x94C3,0x03421002, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
305
306{ 0x94C3,0x30001025, CHIP_FAMILY_RV610,"ATI Radeon HD 2350 Series",kNull, 0 },
307
308{ 0x94C3,0x03021028, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
309{ 0x94C3,0x04021028, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
310
311{ 0x94C3,0x216A1458, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
312{ 0x94C3,0x21721458, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
313{ 0x94C3,0x30001458, CHIP_FAMILY_RV610,"ATI Radeon HD 3410",kNull, 0 },
314
315{ 0x94C3,0x10321462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
316{ 0x94C3,0x10411462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400",kNull, 0 },
317{ 0x94C3,0x11041462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400",kNull, 0 },
318{ 0x94C3,0x11051462, CHIP_FAMILY_RV610,"ATI Radeon HD 2400",kNull, 0 },
319{ 0x94C3,0x30001462, CHIP_FAMILY_RV610,"ATI Radeon HD 3410",kNull, 0 },
320
321{ 0x94C3,0x2247148C, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 LE",kNull, 0 },
322{ 0x94C3,0x3000148C, CHIP_FAMILY_RV610,"ATI Radeon HD 2350 Series",kNull, 0 },
323
324{ 0x94C3,0x3000174B, CHIP_FAMILY_RV610,"ATI Radeon HD 2350 Series",kNull, 0 },
325{ 0x94C3,0xE370174B, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
326{ 0x94C3,0xE400174B, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 PRO",kNull, 0 },
327
328{ 0x94C3,0x203817AF, CHIP_FAMILY_RV610,"ATI Radeon HD 2400",kNull, 0 },
329
330{ 0x94C3,0x22471787, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 LE",kNull, 0 },
331{ 0x94C3,0x30001787, CHIP_FAMILY_RV610,"ATI Radeon HD 2350 Series",kNull, 0 },
332
333{ 0x94C3,0x01011A93, CHIP_FAMILY_RV610,"Qimonda Radeon HD 2400 PRO",kNull, 0 },
334
335{ 0x9501,0x25421002, CHIP_FAMILY_RV670,"ATI Radeon HD 3870",kNull, 0 },
336{ 0x9501,0x30001002, CHIP_FAMILY_RV670,"ATI Radeon HD 3690",kNull, 0 },
337
338{ 0x9501,0x3000174B, CHIP_FAMILY_RV670,"Sapphire Radeon HD 3690",kNull, 0 },
339{ 0x9501,0x4750174B, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
340
341{ 0x9501,0x30001787, CHIP_FAMILY_RV670,"ATI Radeon HD 3690",kNull, 0 },
342
343{ 0x9505,0x25421002, CHIP_FAMILY_RV670,"ATI Radeon HD 3850",kNull, 0 },
344{ 0x9505,0x30001002, CHIP_FAMILY_RV670,"ATI Radeon HD 3690",kNull, 0 },
345
346{ 0x9505,0x30011043, CHIP_FAMILY_RV670,"ATI Radeon HD 4730",kNull, 0 },
347
348{ 0x9505,0x3000148C, CHIP_FAMILY_RV670,"ATI Radeon HD 3850",kNull, 0 },
349{ 0x9505,0x3001148C, CHIP_FAMILY_RV670,"ATI Radeon HD 4730",kNull, 0 },
350{ 0x9505,0x3002148C, CHIP_FAMILY_RV670,"ATI Radeon HD 4730",kNull, 0 },
351{ 0x9505,0x3003148C, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
352{ 0x9505,0x3004148C, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
353
354{ 0x9505,0x3000174B, CHIP_FAMILY_RV670,"Sapphire Radeon HD 3690",kNull, 0 },
355{ 0x9505,0x3001174B, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
356{ 0x9505,0x3010174B, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
357{ 0x9505,0x4730174B, CHIP_FAMILY_RV670,"ATI Radeon HD 4730",kNull, 0 },
358
359{ 0x9505,0x30001787, CHIP_FAMILY_RV670,"ATI Radeon HD 3690",kNull, 0 },
360{ 0x9505,0x301017AF, CHIP_FAMILY_RV670,"ATI Radeon HD 4750",kNull, 0 },
361
362{ 0x9540,0x4590174B, CHIP_FAMILY_RV710,"ATI Radeon HD 4590",kNull, 0 },
363
364{ 0x9540,0x30501787, CHIP_FAMILY_RV710,"ATI Radeon HD 4590",kNull, 0 },
365
366{ 0x954F,0x29201682, CHIP_FAMILY_RV710,"ATI Radeon HD 4550",kNull, 0 },
367{ 0x954F,0x29211682, CHIP_FAMILY_RV710,"ATI Radeon HD 4550",kNull, 0 },
368{ 0x954F,0x30901682, CHIP_FAMILY_RV710,"XFX Radeon HD 4570",kNull, 0 },
369
370{ 0x954F,0x30501787, CHIP_FAMILY_RV710,"ATI Radeon HD 4450",kNull, 0 },
371{ 0x954F,0x31001787, CHIP_FAMILY_RV710,"ATI Radeon HD 4520",kNull, 0 },
372
373{ 0x954F,0x3000174B, CHIP_FAMILY_RV710,"ATI Radeon HD 4520",kNull, 0 },
374{ 0x954F,0x4450174B, CHIP_FAMILY_RV710,"ATI Radeon HD 4450",kNull, 0 },
375{ 0x954F,0x4570174B, CHIP_FAMILY_RV710,"Sapphire Radeon HD 4570",kNull, 0 },
376{ 0x954F,0xE990174B, CHIP_FAMILY_RV710,"Sapphire Radeon HD 4350",kNull, 0 },
377
378{ 0x954F,0x301017AF, CHIP_FAMILY_RV710,"ATI Radeon HD 4450",kNull, 0 },
379
380{ 0x9552,0x04341028, CHIP_FAMILY_RV710,"ATI Mobility Radeon 4330",kShrike, 2 },
381
382{ 0x9552,0x308B103C, CHIP_FAMILY_RV710,"ATI Mobility Radeon HD 4300 Series",kShrike, 0 },
383
384{ 0x9552,0x3000148C, CHIP_FAMILY_RV710,"ATI Radeon HD 4300/4500 Series",kNull, 0 },
385
386{ 0x9552,0x3000174B, CHIP_FAMILY_RV710,"ATI Radeon HD 4300/4500 Series",kNull, 0 },
387
388{ 0x9552,0x30001787, CHIP_FAMILY_RV710,"ATI Radeon HD 4300/4500 Series",kNull, 0 },
389
390{ 0x9552,0x300017AF, CHIP_FAMILY_RV710,"ATI Radeon HD 4300/4500 Series",kNull, 0 },
391
392{ 0x9553,0x18751043, CHIP_FAMILY_RV710,"ATI Mobility Radeon HD 4570",kShrike, 0 },
393{ 0x9553,0x1B321043, CHIP_FAMILY_RV710,"ATI Mobility Radeon HD 4570",kShrike, 0 },
394
395{ 0x9581,0x95811002, CHIP_FAMILY_RV630,"ATI Radeon HD 3600 Series",kNull, 0 },
396
397{ 0x9581,0x3000148C, CHIP_FAMILY_RV630,"ATI Radeon HD 3600 Series",kNull, 0 },
398
399{ 0x9583,0x3000148C, CHIP_FAMILY_RV630,"ATI Radeon HD 3600 Series",kNull, 0 },
400
401{ 0x9588,0x01021A93, CHIP_FAMILY_RV630,"Qimonda Radeon HD 2600 XT",kNull, 0 },
402
403{ 0x9589,0x30001462, CHIP_FAMILY_RV630,"ATI Radeon HD 3610",kNull, 0 },
404
405{ 0x9589,0x0E41174B, CHIP_FAMILY_RV630,"ATI Radeon HD 3600 Series",kNull, 0 },
406
407{ 0x9589,0x30001787, CHIP_FAMILY_RV630,"ATI Radeon HD 3600 Series",kNull, 0 },
408
409{ 0x9589,0x01001A93, CHIP_FAMILY_RV630,"Qimonda Radeon HD 2600 PRO",kNull, 0 },
410
411{ 0x9591,0x2303148C, CHIP_FAMILY_RV635,"ATI Radeon HD 3600 Series",kNull, 0 },
412
413{ 0x9598,0xB3831002, CHIP_FAMILY_RV635,"ATI All-in-Wonder HD",kNull, 0 },
414
415{ 0x9598,0x30001043, CHIP_FAMILY_RV635,"HD3730",kNull, 0 },
416{ 0x9598,0x30011043, CHIP_FAMILY_RV635,"ATI Radeon HD 4570",kNull, 0 },
417
418{ 0x9598,0x3000148C, CHIP_FAMILY_RV635,"ATI Radeon HD 3730",kNull, 0 },
419{ 0x9598,0x3001148C, CHIP_FAMILY_RV635,"ATI Radeon HD 4580",kNull, 0 },
420{ 0x9598,0x3031148C, CHIP_FAMILY_RV635,"ATI Radeon HD 4570",kNull, 0 },
421
422{ 0x9598,0x30001545, CHIP_FAMILY_RV635,"VisionTek Radeon HD 2600 XT",kNull, 0 },
423{ 0x9598,0x30011545, CHIP_FAMILY_RV635,"VisionTek Radeon HD 2600 Pro",kNull, 0 },
424
425{ 0x9598,0x3000174B, CHIP_FAMILY_RV635,"Sapphire Radeon HD 3730",kNull, 0 },
426{ 0x9598,0x3001174B, CHIP_FAMILY_RV635,"Sapphire Radeon HD 3750",kNull, 0 },
427{ 0x9598,0x4570174B, CHIP_FAMILY_RV635,"ATI Radeon HD 4570",kNull, 0 },
428{ 0x9598,0x4580174B, CHIP_FAMILY_RV635,"ATI Radeon HD 4580",kNull, 0 },
429{ 0x9598,0x4610174B, CHIP_FAMILY_RV635,"ATI Radeon HD 4610",kNull, 0 },
430
431{ 0x9598,0x300117AF, CHIP_FAMILY_RV635,"ATI Radeon HD 3750",kNull, 0 },
432{ 0x9598,0x301017AF, CHIP_FAMILY_RV635,"ATI Radeon HD 4570",kNull, 0 },
433{ 0x9598,0x301117AF, CHIP_FAMILY_RV635,"ATI Radeon HD 4580",kNull, 0 },
434
435{ 0x9598,0x30501787, CHIP_FAMILY_RV635,"ATI Radeon HD 4610",kNull, 0 },
436
437{ 0x95C0,0x3000148C, CHIP_FAMILY_RV620,"ATI Radeon HD 3550",kNull, 0 },
438
439{ 0x95C0,0xE3901745, CHIP_FAMILY_RV620,"ATI Radeon HD 3550",kNull, 0 },
440
441{ 0x95C0,0x3000174B, CHIP_FAMILY_RV620,"Sapphire Radeon HD 3550",kNull, 0 },
442{ 0x95C0,0x3002174B, CHIP_FAMILY_RV620,"ATI Radeon HD 3570",kNull, 0 },
443{ 0x95C0,0x3020174B, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
444
445{ 0x95C5,0x3000148C, CHIP_FAMILY_RV620,"ATI Radeon HD 3450",kNull, 0 },
446{ 0x95C5,0x3001148C, CHIP_FAMILY_RV620,"ATI Radeon HD 3550",kNull, 0 },
447{ 0x95C5,0x3002148C, CHIP_FAMILY_RV620,"ATI Radeon HD 4230",kNull, 0 },
448{ 0x95C5,0x3003148C, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
449{ 0x95C5,0x3032148C, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
450{ 0x95C5,0x3033148C, CHIP_FAMILY_RV620,"ATI Radeon HD 4230",kNull, 0 },
451
452{ 0x95C5,0x3010174B, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
453{ 0x95C5,0x4250174B, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
454
455{ 0x95C5,0x30501787, CHIP_FAMILY_RV620,"ATI Radeon HD 4250",kNull, 0 },
456
457{ 0x95C5,0x301017AF, CHIP_FAMILY_RV620,"ATI Radeon HD 4230",kNull, 0 },
458
459{ 0x95C5,0x01041A93, CHIP_FAMILY_RV620,"Qimonda Radeon HD 3450",kNull, 0 },
460{ 0x95C5,0x01051A93, CHIP_FAMILY_RV620,"Qimonda Radeon HD 3450",kNull, 0 },
461
462/* Evergreen */
463{ 0x6898,0x0B001002, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5870",kZonalis, 0 },
464
465{ 0x6898,0x032E1043, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5870",kUakari, 0 },
466
467{ 0x6898,0x00D0106B, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5870",kLangur, 0 },
468
469{ 0x6898,0xE140174B, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5870",kUakari, 0 },
470
471{ 0x6898,0x29611682, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5870",kUakari, 0 },
472
473{ 0x6899,0x21E41458, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5850",kUakari, 0 },
474
475{ 0x6899,0xE140174B, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5850",kUakari, 0 },
476
477{ 0x6899,0x200A1787, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5850",kUakari, 0 },
478{ 0x6899,0x22901787, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5850",kUakari, 0 },
479
480{ 0x689C,0x03521043, CHIP_FAMILY_HEMLOCK,"ASUS ARES",kUakari, 0 },
481{ 0x689C,0x039E1043, CHIP_FAMILY_HEMLOCK,"ASUS EAH5870 Series",kUakari, 0 },
482
483{ 0x689C,0x30201682, CHIP_FAMILY_HEMLOCK,"ATI Radeon HD 5970",kUakari, 0 },
484
485{ 0x68A1,0x144D103C,CHIP_FAMILY_CYPRESS,"ATI Mobility Radeon HD 5850",kNomascus, 0 },
486{ 0x68A1,0x1522103C, CHIP_FAMILY_CYPRESS,"ATI Mobility Radeon HD 5850",kHoolock, 0 },
487
488{ 0x68A8,0x050E1025, CHIP_FAMILY_CYPRESS,"AMD Radeon HD 6850M",kUakari, 0 },
489
490{ 0x68B8,0x00CF106B, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kHoolock, 0 },
491
492{ 0x68B8,0x29901682, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
493{ 0x68B8,0x29911682, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
494
495{ 0x68B8,0x1482174B, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
496{ 0x68B8,0xE147174B, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
497
498{ 0x68B8,0x21D71458, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
499
500{ 0x68B8,0x200B1787, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
501{ 0x68B8,0x22881787, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5770",kVervet, 0 },
502
503{ 0x68BF,0x220E1458, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 6750",kVervet, 0 },
504
505{ 0x68C0,0x1594103C, CHIP_FAMILY_REDWOOD,"AMD Radeon HD 6570M",kNull, 0 },
506
507{ 0x68C0,0x392717AA, CHIP_FAMILY_REDWOOD,"ATI Mobility Radeon HD 5730",kNull, 0 },
508
509{ 0x68C1,0x033E1025, CHIP_FAMILY_REDWOOD,"ATI Mobility Radeon HD 5650",kNull, 0 },
510{ 0x68C1,0x9071104D,CHIP_FAMILY_REDWOOD,"ATI Mobility Radeon HD 5650",kEulemur, 0 },
511
512{ 0x68C8,0x2306103C, CHIP_FAMILY_REDWOOD,"ATI FirePro V4800 (FireGL)",kNull, 0 },
513
514{ 0x68D8,0x03561043, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5670",kBaboon, 0 },
515
516{ 0x68D8,0x21D91458, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5670",kBaboon, 0 },
517
518{ 0x68D8,0x5690174B, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5690",kNull, 0 },
519{ 0x68D8,0x5730174B, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5730",kNull, 0 },
520{ 0x68D8,0xE151174B, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5670",kBaboon, 0 },
521
522{ 0x68D8,0x30001787, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5730",kNull, 0 },
523
524{ 0x68D8,0x301017AF, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5730",kNull, 0 },
525{ 0x68D8,0x301117AF, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5690",kNull, 0 },
526
527{ 0x68D9,0x301017AF, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5630",kNull, 0 },
528
529{ 0x68DA,0x5630174B, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5630",kNull, 0 },
530
531{ 0x68DA,0x30001787, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5630",kNull, 0 },
532
533{ 0x68DA,0x301017AF, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5630",kNull, 0 },
534
535{ 0x68E0,0x04561028, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470M",kEulemur, 0 },
536
537{ 0x68E0,0x1433103C, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470M",kEulemur, 0 },
538
539{ 0x68E1,0x1426103C, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5430M",kEulemur, 0 },
540
541{ 0x68F9,0x5470174B, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470",kNull, 0 },
542{ 0x68F9,0x5490174B, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5490",kNull, 0 },
543{ 0x68F9,0x5530174B, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5530",kNull, 0 },
544
545{ 0x68F9,0x20091787, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5450",kEulemur, 0 },
546{ 0x68F9,0x22911787, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5450",kEulemur, 0 },
547{ 0x68F9,0x30001787, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470",kNull, 0 },
548{ 0x68F9,0x30011787, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5530",kNull, 0 },
549{ 0x68F9,0x30021787, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5490",kNull, 0 },
550
551{ 0x68F9,0x301117AF, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470",kNull, 0 },
552{ 0x68F9,0x301217AF, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5490",kNull, 0 },
553{ 0x68F9,0x301317AF, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5470",kNull, 0 },
554
555/* Northen Islands */
556{ 0x6718,0x0B001002, CHIP_FAMILY_CAYMAN,"AMD Radeon HD 6970",kNull, 0 },
557{ 0x6718,0x67181002, CHIP_FAMILY_CAYMAN,"AMD Radeon HD 6970",kNull, 0 },
558
559{ 0x6718,0x31301682, CHIP_FAMILY_CAYMAN,"AMD Radeon HD 6970",kNull, 0 },
560
561{ 0x6738,0x00D01002, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
562{ 0x6738,0x21FA1002, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
563{ 0x6738,0x67381002, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
564
565{ 0x6738,0x21FA1458, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
566
567{ 0x6738,0x31031682, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
568{ 0x6738,0x31041682, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
569
570{ 0x6738,0xE178174B, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
571
572{ 0x6738,0x20101787, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
573{ 0x6738,0x23051787, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870",kDuckweed, 0 },
574
575{ 0x6739,0x67391002, CHIP_FAMILY_BARTS,"AMD Radeon HD 6850",kDuckweed, 0 },
576
577{ 0x6739,0x21F81458, CHIP_FAMILY_BARTS,"AMD Radeon HD 6850",kDuckweed, 0 },
578
579{ 0x6739,0x24411462, CHIP_FAMILY_BARTS,"AMD Radeon HD 6850",kDuckweed, 0 },
580
581{ 0x6739,0xE177174B, CHIP_FAMILY_BARTS,"AMD Radeon HD 6850",kDuckweed, 0 },
582
583{ 0x6740,0x1657103C, CHIP_FAMILY_TURKS,"AMD Radeon HD 6770M",kNull, 0 },
584
585{ 0x6741,0x050E1025, CHIP_FAMILY_TURKS,"AMD Radeon HD 6650M",kNull, 0 },
586{ 0x6741,0x05131025, CHIP_FAMILY_TURKS,"AMD Radeon HD 6650M",kNull, 0 },
587{ 0x6741,0x1646103C, CHIP_FAMILY_TURKS,"AMD Radeon HD 6750M",kNull, 0 },
588{ 0x6741,0x9080104D, CHIP_FAMILY_TURKS,"AMD Radeon HD 6630M",kNull, 0 },
589
590{ 0x6758,0x67581002, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670",kBulrushes, 0 },
591
592{ 0x6758,0x22051458, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670",kBulrushes, 0 },
593
594{ 0x6758,0x31811682, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670",kBulrushes, 0 },
595{ 0x6758,0x31831682, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670",kBulrushes, 0 },
596
597{ 0x6758,0xE1941746, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670",kBulrushes, 0 },
598
599{ 0x6759,0xE193174B, CHIP_FAMILY_TURKS,"AMD Radeon HD 6570",kNull, 0 },
600
601{ 0x6760,0x04CC1028, CHIP_FAMILY_RV730,"AMD Radeon HD 6490M",kNull, 0 },
602{ 0x6760,0x1CB21043, CHIP_FAMILY_RV730,"AMD Radeon HD 6470M",kNull, 0 },
603
604{ 0x6760,0x1656103C, CHIP_FAMILY_CAICOS,"AMD Radeon HD 6490M",kNull, 0 }, // ErmaC no tested
605
606{ 0x6779,0x64501092, CHIP_FAMILY_CAICOS,"AMD Radeon HD 6450",kBulrushes, 0 },
607
608{ 0x6779,0xE164174B, CHIP_FAMILY_CAICOS,"AMD Radeon HD 6450",kBulrushes, 0 },
609
610/* standard/default models */
611{ 0x9400,0x00000000, CHIP_FAMILY_R600,"ATI Radeon HD 2900 XT",kNull, 0 },
612{ 0x9405,0x00000000, CHIP_FAMILY_R600,"ATI Radeon HD 2900 GT",kNull, 0 },
613
614{ 0x9440,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
615{ 0x9441,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4870 X2",kMotmot, 0 },
616{ 0x9442,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
617{ 0x9443,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4850 X2",kMotmot, 0 },
618{ 0x944C,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
619{ 0x944E,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4700 Series",kMotmot, 0 },
620
621{ 0x9450,0x00000000, CHIP_FAMILY_RV770,"AMD FireStream 9270",kMotmot, 0 },
622{ 0x9452,0x00000000, CHIP_FAMILY_RV770,"AMD FireStream 9250",kMotmot, 0 },
623
624{ 0x9460,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
625{ 0x9462,0x00000000, CHIP_FAMILY_RV770,"ATI Radeon HD 4800 Series",kMotmot, 0 },
626
627{ 0x9490,0x00000000, CHIP_FAMILY_RV730,"ATI Radeon HD 4600 Series",kFlicker, 0 },
628{ 0x9498,0x00000000, CHIP_FAMILY_RV730,"ATI Radeon HD 4600 Series",kFlicker, 0 },
629
630{ 0x94B3,0x00000000, CHIP_FAMILY_RV740,"ATI Radeon HD 4770",kFlicker, 0 },
631{ 0x94B4,0x00000000, CHIP_FAMILY_RV740,"ATI Radeon HD 4700 Series",kFlicker, 0 },
632{ 0x94B5,0x00000000, CHIP_FAMILY_RV740,"ATI Radeon HD 4770",kFlicker, 0 },
633
634{ 0x94C1,0x00000000, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 Series",kIago, 0 },
635{ 0x94C3,0x00000000, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 Series",kIago, 0 },
636{ 0x94C7,0x00000000, CHIP_FAMILY_RV610,"ATI Radeon HD 2350",kIago, 0 },
637{ 0x94CC,0x00000000, CHIP_FAMILY_RV610,"ATI Radeon HD 2400 Series",kIago, 0 },
638
639{ 0x9501,0x00000000, CHIP_FAMILY_RV670,"ATI Radeon HD 3800 Series",kMegalodon, 0 },
640{ 0x9505,0x00000000, CHIP_FAMILY_RV670,"ATI Radeon HD 3800 Series",kMegalodon, 0 },
641{ 0x9507,0x00000000, CHIP_FAMILY_RV670,"ATI Radeon HD 3830",kMegalodon, 0 },
642{ 0x950F,0x00000000, CHIP_FAMILY_RV670,"ATI Radeon HD 3870 X2",kMegalodon, 0 },
643
644{ 0x9513,0x00000000, CHIP_FAMILY_RV670,"ATI Radeon HD 3850 X2",kMegalodon, 0 },
645{ 0x9519,0x00000000, CHIP_FAMILY_RV670,"AMD FireStream 9170",kMegalodon, 0 },
646
647{ 0x9540,0x00000000, CHIP_FAMILY_RV710,"ATI Radeon HD 4550",kNull, 0 },
648{ 0x954F,0x00000000, CHIP_FAMILY_RV710,"ATI Radeon HD 4300/4500 Series",kNull, 0 },
649
650{ 0x9553,0x00000000, CHIP_FAMILY_RV710,"ATI Mobility Radeon HD 4500/5100 Series",kShrike , 0 },
651
652{ 0x9588,0x00000000, CHIP_FAMILY_RV630,"ATI Radeon HD 2600 XT",kLamna, 0 },
653{ 0x9589,0x00000000, CHIP_FAMILY_RV630,"ATI Radeon HD 2600 PRO",kLamna, 0 },
654{ 0x958A,0x00000000, CHIP_FAMILY_RV630,"ATI Radeon HD 2600 X2 Series",kLamna, 0 },
655
656{ 0x9598,0x00000000, CHIP_FAMILY_RV635,"ATI Radeon HD 3600 Series",kMegalodon, 0 },
657
658{ 0x95C0,0x00000000, CHIP_FAMILY_RV620,"ATI Radeon HD 3400 Series",kIago, 0 },
659{ 0x95C5,0x00000000, CHIP_FAMILY_RV620,"ATI Radeon HD 3400 Series",kIago, 0 },
660
661/* IGP */
662{ 0x9610,0x00000000, CHIP_FAMILY_RS780,"ATI Radeon HD 3200 Graphics",kNull, 0 },
663{ 0x9611,0x00000000, CHIP_FAMILY_RS780,"ATI Radeon 3100 Graphics",kNull, 0 },
664{ 0x9614,0x00000000, CHIP_FAMILY_RS780,"ATI Radeon HD 3300 Graphics",kNull, 0 },
665{ 0x9616,0x00000000, CHIP_FAMILY_RS780,"AMD 760G",kNull, 0 },
666
667{ 0x9710,0x00000000, CHIP_FAMILY_RS880,"ATI Radeon HD 4200",kNull, 0 },
668{ 0x9715,0x00000000, CHIP_FAMILY_RS880,"ATI Radeon HD 4250",kNull, 0 },
669{ 0x9714,0x00000000, CHIP_FAMILY_RS880,"ATI Radeon HD 4290",kNull, 0 },
670
671/* Evergreen */
672{ 0x688D,0x00000000, CHIP_FAMILY_CYPRESS,"AMD FireStream 9350",kUakari, 0 },
673
674{ 0x6898,0x00000000, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5800 Series",kUakari, 0 },
675{ 0x6899,0x00000000, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5800 Series",kUakari, 0 },
676{ 0x689C,0x00000000, CHIP_FAMILY_HEMLOCK,"ATI Radeon HD 5900 Series",kUakari, 0 },
677{ 0x689E,0x00000000, CHIP_FAMILY_CYPRESS,"ATI Radeon HD 5800 Series",kUakari, 0 },
678
679{ 0x68B8,0x00000000, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5700 Series",kVervet, 0 },
680{ 0x68B9,0x00000000, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5600 Series",kVervet, 0 },
681{ 0x68BE,0x00000000, CHIP_FAMILY_JUNIPER,"ATI Radeon HD 5700 Series",kVervet, 0 },
682
683{ 0x68D8,0x00000000, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5600 Series",kBaboon, 0 },
684{ 0x68D9,0x00000000, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5500 Series",kBaboon, 0 },
685{ 0x68DA,0x00000000, CHIP_FAMILY_REDWOOD,"ATI Radeon HD 5500 Series",kBaboon, 0 },
686
687{ 0x68F9,0x00000000, CHIP_FAMILY_CEDAR,"ATI Radeon HD 5400 Series",kNull, 0 },
688
689/* Northen Islands */
690{ 0x6718,0x00000000, CHIP_FAMILY_CAYMAN,"AMD Radeon HD 6970 Series",kNull, 0 },
691{ 0x6719,0x00000000, CHIP_FAMILY_CAYMAN,"AMD Radeon HD 6950 Series",kNull, 0 },
692
693{ 0x6738,0x00000000, CHIP_FAMILY_BARTS,"AMD Radeon HD 6870 Series",kDuckweed, 0 },
694{ 0x6739,0x00000000, CHIP_FAMILY_BARTS,"AMD Radeon HD 6850 Series",kDuckweed, 0 },
695{ 0x673E,0x00000000, CHIP_FAMILY_BARTS,"AMD Radeon HD 6790 Series",kNull, 0 },
696
697{ 0x6740,0x00000000, CHIP_FAMILY_TURKS,"AMD Radeon HD 6700M Series",kNull, 0 },
698{ 0x6741,0x00000000, CHIP_FAMILY_TURKS,"AMD Radeon HD 6600/6700M Series",kNull, 0 },
699
700{ 0x6758,0x00000000, CHIP_FAMILY_TURKS,"AMD Radeon HD 6670 Series",kNull, 0 },
701{ 0x6759,0x00000000, CHIP_FAMILY_TURKS,"AMD Radeon HD 6500 Series",kNull, 0 },
702
703{ 0x6760,0x00000000, CHIP_FAMILY_RV730,"AMD Radeon HD 6470M",kNull, 0 },
704
705{ 0x6770,0x00000000, CHIP_FAMILY_CAICOS,"AMD Radeon HD 6400 Series",kNull, 0 },
706{ 0x6779,0x00000000, CHIP_FAMILY_CAICOS,"AMD Radeon HD 6450 Series",kNull, 0 }
707};
708
709typedef struct {
710struct DevPropDevice*device;
711radeon_card_info_t*info;
712pci_dt_t*pci_dev;
713uint8_t*fb;
714uint8_t*mmio;
715uint8_t*io;
716uint8_t*rom;
717uint32_trom_size;
718uint32_tvram_size;
719const char*cfg_name;
720uint8_tports;
721uint32_tflags;
722boolposted;
723} card_t;
724card_t *card;
725
726/* Flags */
727#define MKFLAG(n)(1 << n)
728#define FLAGTRUEMKFLAG(0)
729#define EVERGREENMKFLAG(1)
730
731//static uint8_t atN = 0;
732
733typedef struct {
734type_ttype;
735uint32_tsize;
736uint8_t*data;
737} value_t;
738
739static value_t aty_name;
740static value_t aty_nameparent;
741//static value_t aty_model;
742
743#define DATVAL(x){kPtr, sizeof(x), (uint8_t *)x}
744#define STRVAL(x){kStr, sizeof(x), (uint8_t *)x}
745#define BYTVAL(x){kCst, 1, (uint8_t *)x}
746#define WRDVAL(x){kCst, 2, (uint8_t *)x}
747#define DWRVAL(x){kCst, 4, (uint8_t *)x}
748#define QWRVAL(x){kCst, 8, (uint8_t *)x}
749#define NULVAL{kNul, 0, (uint8_t *)NULL}
750
751bool get_bootdisplay_val(value_t *val);
752bool get_vrammemory_val(value_t *val);
753bool get_name_val(value_t *val);
754bool get_nameparent_val(value_t *val);
755bool get_model_val(value_t *val);
756bool get_conntype_val(value_t *val);
757bool get_vrammemsize_val(value_t *val);
758bool get_binimage_val(value_t *val);
759bool get_romrevision_val(value_t *val);
760bool get_deviceid_val(value_t *val);
761bool get_mclk_val(value_t *val);
762bool get_sclk_val(value_t *val);
763bool get_refclk_val(value_t *val);
764bool get_platforminfo_val(value_t *val);
765bool get_vramtotalsize_val(value_t *val);
766
767typedef struct {
768uint32_tflags;
769boolall_ports;
770char*name;
771bool(*get_value)(value_t *val);
772value_tdefault_val;
773} dev_prop_t;
774
775dev_prop_t ati_devprop_list[] = {
776{FLAGTRUE,false,"@0,AAPL,boot-display",get_bootdisplay_val,NULVAL},
777//{FLAGTRUE,false,"@0,ATY,EFIDisplay",NULL,STRVAL("TMDSA")},
778
779//{FLAGTRUE,true,"@0,AAPL,vram-memory",get_vrammemory_val,NULVAL},
780//{FLAGTRUE,true,"@0,compatible",get_name_val,NULVAL},
781//{FLAGTRUE,true,"@0,connector-type",get_conntype_val,NULVAL},
782//{FLAGTRUE,true,"@0,device_type",NULL,STRVAL("display")},
783//{FLAGTRUE,false,"@0,display-connect-flags", NULL,DWRVAL((uint32_t)0)},
784//{FLAGTRUE,true,"@0,display-type",NULL,STRVAL("NONE")},
785{FLAGTRUE,true,"@0,name",get_name_val,NULVAL},
786//{FLAGTRUE,true,"@0,VRAM,memsize",get_vrammemsize_val,NULVAL},
787
788//{FLAGTRUE,false,"AAPL,aux-power-connected", NULL,DWRVAL((uint32_t)1)},
789//{FLAGTRUE,false,"AAPL,backlight-control",NULL,DWRVAL((uint32_t)0)},
790{FLAGTRUE,false,"ATY,bin_image",get_binimage_val,NULVAL},
791{FLAGTRUE,false,"ATY,Copyright",NULL,STRVAL("Copyright AMD Inc. All Rights Reserved. 2005-2010") },
792{FLAGTRUE,false,"ATY,Card#",get_romrevision_val,NULVAL},
793{FLAGTRUE,false,"ATY,VendorID",NULL,WRDVAL((uint16_t)0x1002)},
794{FLAGTRUE,false,"ATY,DeviceID",get_deviceid_val,NULVAL},
795
796//{FLAGTRUE,false,"ATY,MCLK",get_mclk_val,NULVAL},
797//{FLAGTRUE,false,"ATY,SCLK",get_sclk_val,NULVAL},
798//{FLAGTRUE,false,"ATY,RefCLK",get_refclk_val,DWRVAL((uint32_t)0x0a8c)},
799
800//{FLAGTRUE,false,"ATY,PlatformInfo",get_platforminfo_val,NULVAL},
801
802{FLAGTRUE,false,"name",get_nameparent_val,NULVAL},
803{FLAGTRUE,false,"device_type",get_nameparent_val,NULVAL},
804{FLAGTRUE,false,"model",get_model_val,STRVAL("ATI Radeon")},
805//{FLAGTRUE,false,"VRAM,totalsize",get_vramtotalsize_val,NULVAL},
806
807{FLAGTRUE,false,NULL,NULL,NULVAL}
808};
809
810bool get_bootdisplay_val(value_t *val)
811{
812static uint32_t v = 0;
813
814if (v)
815return false;
816
817if (!card->posted)
818return false;
819
820v = 1;
821val->type = kCst;
822val->size = 4;
823val->data = (uint8_t *)&v;
824
825return true;
826}
827
828bool get_vrammemory_val(value_t *val)
829{
830return false;
831}
832
833bool get_name_val(value_t *val)
834{
835val->type = aty_name.type;
836val->size = aty_name.size;
837val->data = aty_name.data;
838
839return true;
840}
841
842bool get_nameparent_val(value_t *val)
843{
844val->type = aty_nameparent.type;
845val->size = aty_nameparent.size;
846val->data = aty_nameparent.data;
847
848return true;
849}
850
851bool get_model_val(value_t *val)
852{
853if (!card->info->model_name)
854return false;
855
856val->type = kStr;
857val->size = strlen(card->info->model_name) + 1;
858val->data = (uint8_t *)card->info->model_name;
859
860return true;
861}
862
863bool get_conntype_val(value_t *val)
864{
865//Connector types:
866//0x4 : DisplayPort
867//0x400: DL DVI-I
868//0x800: HDMI
869
870return false;
871}
872
873bool get_vrammemsize_val(value_t *val)
874{
875static int idx = -1;
876static uint64_t memsize;
877
878idx++;
879memsize = ((uint64_t)card->vram_size << 32);
880if (idx == 0)
881memsize = memsize | (uint64_t)card->vram_size;
882
883val->type = kCst;
884val->size = 8;
885val->data = (uint8_t *)&memsize;
886
887return true;
888}
889
890bool get_binimage_val(value_t *val)
891{
892if (!card->rom)
893return false;
894
895val->type = kPtr;
896val->size = card->rom_size;
897val->data = card->rom;
898
899return true;
900}
901
902bool get_romrevision_val(value_t *val)
903{
904uint8_t *rev;
905if (!card->rom)
906return false;
907
908rev = card->rom + *(uint8_t *)(card->rom + OFFSET_TO_GET_ATOMBIOS_STRINGS_START);
909
910val->type = kPtr;
911val->size = strlen((char *)rev);
912val->data = malloc(val->size);
913
914if (!val->data)
915return false;
916
917memcpy(val->data, rev, val->size);
918
919return true;
920}
921
922bool get_deviceid_val(value_t *val)
923{
924val->type = kCst;
925val->size = 2;
926val->data = (uint8_t *)&card->pci_dev->device_id;
927
928return true;
929}
930
931bool get_mclk_val(value_t *val)
932{
933return false;
934}
935
936bool get_sclk_val(value_t *val)
937{
938return false;
939}
940
941bool get_refclk_val(value_t *val)
942{
943return false;
944}
945
946bool get_platforminfo_val(value_t *val)
947{
948val->data = malloc(0x80);
949if (!val->data)
950return false;
951
952bzero(val->data, 0x80);
953
954val->type= kPtr;
955val->size= 0x80;
956val->data[0]= 1;
957
958return true;
959}
960
961bool get_vramtotalsize_val(value_t *val)
962{
963val->type = kCst;
964val->size = 4;
965val->data = (uint8_t *)&card->vram_size;
966
967return true;
968}
969
970void free_val(value_t *val)
971{
972if (val->type == kPtr)
973free(val->data);
974
975bzero(val, sizeof(value_t));
976}
977
978void devprop_add_list(dev_prop_t devprop_list[])
979{
980value_t *val = malloc(sizeof(value_t));
981int i, pnum;
982
983for (i = 0; devprop_list[i].name != NULL; i++)
984{
985if ((devprop_list[i].flags == FLAGTRUE) || (devprop_list[i].flags | card->flags))
986{
987if (devprop_list[i].get_value && devprop_list[i].get_value(val))
988{
989devprop_add_value(card->device, devprop_list[i].name, val->data, val->size);
990free_val(val);
991
992if (devprop_list[i].all_ports)
993{
994for (pnum = 1; pnum < card->ports; pnum++)
995{
996if (devprop_list[i].get_value(val))
997{
998devprop_list[i].name[1] = 0x30 + pnum; // convert to ascii
999devprop_add_value(card->device, devprop_list[i].name, val->data, val->size);
1000free_val(val);
1001}
1002}
1003devprop_list[i].name[1] = 0x30; // write back our "@0," for a next possible card
1004}
1005}
1006else
1007{
1008if (devprop_list[i].default_val.type != kNul)
1009{
1010devprop_add_value(card->device, devprop_list[i].name,
1011devprop_list[i].default_val.type == kCst ?
1012(uint8_t *)&(devprop_list[i].default_val.data) : devprop_list[i].default_val.data,
1013devprop_list[i].default_val.size);
1014}
1015
1016if (devprop_list[i].all_ports)
1017{
1018for (pnum = 1; pnum < card->ports; pnum++)
1019{
1020if (devprop_list[i].default_val.type != kNul)
1021{
1022devprop_list[i].name[1] = 0x30 + pnum; // convert to ascii
1023devprop_add_value(card->device, devprop_list[i].name,
1024devprop_list[i].default_val.type == kCst ?
1025(uint8_t *)&(devprop_list[i].default_val.data) : devprop_list[i].default_val.data,
1026devprop_list[i].default_val.size);
1027}
1028}
1029devprop_list[i].name[1] = 0x30; // write back our "@0," for a next possible card
1030}
1031}
1032}
1033}
1034
1035free(val);
1036}
1037
1038bool validate_rom(option_rom_header_t *rom_header, pci_dt_t *pci_dev)
1039{
1040option_rom_pci_header_t *rom_pci_header;
1041
1042if (rom_header->signature != 0xaa55)
1043return false;
1044
1045rom_pci_header = (option_rom_pci_header_t *)((uint8_t *)rom_header + rom_header->pci_header_offset);
1046
1047if (rom_pci_header->signature != 0x52494350)
1048return false;
1049
1050if (rom_pci_header->vendor_id != pci_dev->vendor_id || rom_pci_header->device_id != pci_dev->device_id)
1051return false;
1052
1053return true;
1054}
1055
1056bool load_vbios_file(const char *key, uint16_t vendor_id, uint16_t device_id, uint32_t subsys_id)
1057{
1058int fd;
1059char file_name[24];
1060bool do_load = false;
1061
1062getBoolForKey(key, &do_load, &bootInfo->chameleonConfig);
1063if (!do_load)
1064return false;
1065
1066sprintf(file_name, "/Extra/%04x_%04x_%08x.rom", vendor_id, device_id, subsys_id);
1067if ((fd = open_bvdev("bt(0,0)", file_name, 0)) < 0)
1068return false;
1069
1070card->rom_size = file_size(fd);
1071card->rom = malloc(card->rom_size);
1072if (!card->rom)
1073return false;
1074
1075read(fd, (char *)card->rom, card->rom_size);
1076
1077if (!validate_rom((option_rom_header_t *)card->rom, card->pci_dev))
1078{
1079card->rom_size = 0;
1080card->rom = 0;
1081return false;
1082}
1083
1084card->rom_size = ((option_rom_header_t *)card->rom)->rom_size * 512;
1085
1086close(fd);
1087
1088return true;
1089}
1090
1091void get_vram_size(void)
1092{
1093chip_family_t chip_family = card->info->chip_family;
1094
1095card->vram_size = 0;
1096
1097if (chip_family >= CHIP_FAMILY_CEDAR)
1098// size in MB on evergreen
1099// XXX watch for overflow!!!
1100card->vram_size = RegRead32(R600_CONFIG_MEMSIZE) * 1024 * 1024;
1101else
1102if (chip_family >= CHIP_FAMILY_R600)
1103card->vram_size = RegRead32(R600_CONFIG_MEMSIZE);
1104}
1105
1106bool read_vbios(bool from_pci)
1107{
1108option_rom_header_t *rom_addr;
1109
1110if (from_pci)
1111{
1112rom_addr = (option_rom_header_t *)(pci_config_read32(card->pci_dev->dev.addr, PCI_ROM_ADDRESS) & ~0x7ff);
1113verbose(" @0x%x", rom_addr);
1114}
1115else
1116rom_addr = (option_rom_header_t *)0xc0000;
1117
1118if (!validate_rom(rom_addr, card->pci_dev))
1119return false;
1120
1121card->rom_size = rom_addr->rom_size * 512;
1122if (!card->rom_size)
1123return false;
1124
1125card->rom = malloc(card->rom_size);
1126if (!card->rom)
1127return false;
1128
1129memcpy(card->rom, (void *)rom_addr, card->rom_size);
1130
1131return true;
1132}
1133
1134bool read_disabled_vbios(void)
1135{
1136bool ret = false;
1137chip_family_t chip_family = card->info->chip_family;
1138
1139if (chip_family >= CHIP_FAMILY_RV770)
1140{
1141uint32_t viph_control= RegRead32(RADEON_VIPH_CONTROL);
1142uint32_t bus_cntl= RegRead32(RADEON_BUS_CNTL);
1143uint32_t d1vga_control= RegRead32(AVIVO_D1VGA_CONTROL);
1144uint32_t d2vga_control= RegRead32(AVIVO_D2VGA_CONTROL);
1145uint32_t vga_render_control = RegRead32(AVIVO_VGA_RENDER_CONTROL);
1146uint32_t rom_cntl= RegRead32(R600_ROM_CNTL);
1147uint32_t cg_spll_func_cntl= 0;
1148uint32_t cg_spll_status;
1149
1150// disable VIP
1151RegWrite32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
1152
1153// enable the rom
1154RegWrite32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
1155
1156// Disable VGA mode
1157RegWrite32(AVIVO_D1VGA_CONTROL, (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE | AVIVO_DVGA_CONTROL_TIMING_SELECT)));
1158RegWrite32(AVIVO_D2VGA_CONTROL, (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE | AVIVO_DVGA_CONTROL_TIMING_SELECT)));
1159RegWrite32(AVIVO_VGA_RENDER_CONTROL, (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
1160
1161if (chip_family == CHIP_FAMILY_RV730)
1162{
1163cg_spll_func_cntl = RegRead32(R600_CG_SPLL_FUNC_CNTL);
1164
1165// enable bypass mode
1166RegWrite32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl | R600_SPLL_BYPASS_EN));
1167
1168// wait for SPLL_CHG_STATUS to change to 1
1169cg_spll_status = 0;
1170while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
1171cg_spll_status = RegRead32(R600_CG_SPLL_STATUS);
1172
1173RegWrite32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
1174}
1175else
1176RegWrite32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
1177
1178ret = read_vbios(true);
1179
1180// restore regs
1181if (chip_family == CHIP_FAMILY_RV730)
1182{
1183RegWrite32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
1184
1185// wait for SPLL_CHG_STATUS to change to 1
1186cg_spll_status = 0;
1187while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
1188cg_spll_status = RegRead32(R600_CG_SPLL_STATUS);
1189}
1190RegWrite32(RADEON_VIPH_CONTROL, viph_control);
1191RegWrite32(RADEON_BUS_CNTL, bus_cntl);
1192RegWrite32(AVIVO_D1VGA_CONTROL, d1vga_control);
1193RegWrite32(AVIVO_D2VGA_CONTROL, d2vga_control);
1194RegWrite32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
1195RegWrite32(R600_ROM_CNTL, rom_cntl);
1196}
1197else
1198if (chip_family >= CHIP_FAMILY_R600)
1199{
1200uint32_t viph_control= RegRead32(RADEON_VIPH_CONTROL);
1201uint32_t bus_cntl= RegRead32(RADEON_BUS_CNTL);
1202uint32_t d1vga_control= RegRead32(AVIVO_D1VGA_CONTROL);
1203uint32_t d2vga_control= RegRead32(AVIVO_D2VGA_CONTROL);
1204uint32_t vga_render_control= RegRead32(AVIVO_VGA_RENDER_CONTROL);
1205uint32_t rom_cntl= RegRead32(R600_ROM_CNTL);
1206uint32_t general_pwrmgt= RegRead32(R600_GENERAL_PWRMGT);
1207uint32_t low_vid_lower_gpio_cntl= RegRead32(R600_LOW_VID_LOWER_GPIO_CNTL);
1208uint32_t medium_vid_lower_gpio_cntl = RegRead32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
1209uint32_t high_vid_lower_gpio_cntl= RegRead32(R600_HIGH_VID_LOWER_GPIO_CNTL);
1210uint32_t ctxsw_vid_lower_gpio_cntl= RegRead32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
1211uint32_t lower_gpio_enable= RegRead32(R600_LOWER_GPIO_ENABLE);
1212
1213// disable VIP
1214RegWrite32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
1215
1216// enable the rom
1217RegWrite32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
1218
1219// Disable VGA mode
1220RegWrite32(AVIVO_D1VGA_CONTROL, (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE | AVIVO_DVGA_CONTROL_TIMING_SELECT)));
1221RegWrite32(AVIVO_D2VGA_CONTROL, (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE | AVIVO_DVGA_CONTROL_TIMING_SELECT)));
1222RegWrite32(AVIVO_VGA_RENDER_CONTROL, (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
1223RegWrite32(R600_ROM_CNTL, ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) | (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) | R600_SCK_OVERWRITE));
1224RegWrite32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
1225RegWrite32(R600_LOW_VID_LOWER_GPIO_CNTL, (low_vid_lower_gpio_cntl & ~0x400));
1226RegWrite32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, (medium_vid_lower_gpio_cntl & ~0x400));
1227RegWrite32(R600_HIGH_VID_LOWER_GPIO_CNTL, (high_vid_lower_gpio_cntl & ~0x400));
1228RegWrite32(R600_CTXSW_VID_LOWER_GPIO_CNTL, (ctxsw_vid_lower_gpio_cntl & ~0x400));
1229RegWrite32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
1230
1231ret = read_vbios(true);
1232
1233// restore regs
1234RegWrite32(RADEON_VIPH_CONTROL, viph_control);
1235RegWrite32(RADEON_BUS_CNTL, bus_cntl);
1236RegWrite32(AVIVO_D1VGA_CONTROL, d1vga_control);
1237RegWrite32(AVIVO_D2VGA_CONTROL, d2vga_control);
1238RegWrite32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
1239RegWrite32(R600_ROM_CNTL, rom_cntl);
1240RegWrite32(R600_GENERAL_PWRMGT, general_pwrmgt);
1241RegWrite32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
1242RegWrite32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
1243RegWrite32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
1244RegWrite32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
1245RegWrite32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
1246}
1247
1248return ret;
1249}
1250
1251bool radeon_card_posted(void)
1252{
1253uint32_t reg;
1254
1255// first check CRTCs
1256reg = RegRead32(RADEON_CRTC_GEN_CNTL) | RegRead32(RADEON_CRTC2_GEN_CNTL);
1257if (reg & RADEON_CRTC_EN)
1258return true;
1259
1260// then check MEM_SIZE, in case something turned the crtcs off
1261reg = RegRead32(R600_CONFIG_MEMSIZE);
1262if (reg)
1263return true;
1264
1265return false;
1266}
1267
1268#if 0
1269bool devprop_add_pci_config_space(void)
1270{
1271int offset;
1272
1273uint8_t *config_space = malloc(0x100);
1274if (!config_space)
1275return false;
1276
1277for (offset = 0; offset < 0x100; offset += 4)
1278config_space[offset / 4] = pci_config_read32(card->pci_dev->dev.addr, offset);
1279
1280devprop_add_value(card->device, "ATY,PCIConfigSpace", config_space, 0x100);
1281free(config_space);
1282
1283return true;
1284}
1285#endif
1286
1287static bool init_card(pci_dt_t *pci_dev)
1288{
1289booladd_vbios = true;
1290charname[24];
1291charname_parent[24];
1292inti;
1293intn_ports = 0;
1294
1295card = malloc(sizeof(card_t));
1296if (!card)
1297return false;
1298bzero(card, sizeof(card_t));
1299
1300card->pci_dev = pci_dev;
1301
1302for (i = 0; radeon_cards[i].device_id ; i++)
1303{
1304if (radeon_cards[i].device_id == pci_dev->device_id)
1305{
1306card->info = &radeon_cards[i];
1307if ((radeon_cards[i].subsys_id == 0x00000000) ||
1308(radeon_cards[i].subsys_id == pci_dev->subsys_id.subsys_id))
1309break;
1310}
1311}
1312
1313if (!card->info->device_id || !card->info->cfg_name)
1314{
1315printf("Unsupported card!\n");
1316return false;
1317}
1318
1319card->fb= (uint8_t *)(pci_config_read32(pci_dev->dev.addr, PCI_BASE_ADDRESS_0) & ~0x0f);
1320card->mmio= (uint8_t *)(pci_config_read32(pci_dev->dev.addr, PCI_BASE_ADDRESS_2) & ~0x0f);
1321card->io= (uint8_t *)(pci_config_read32(pci_dev->dev.addr, PCI_BASE_ADDRESS_4) & ~0x03);
1322
1323verbose("Framebuffer @0x%08X MMIO @0x%08XI/O Port @0x%08X ROM Addr @0x%08X\n",
1324card->fb, card->mmio, card->io, pci_config_read32(pci_dev->dev.addr, PCI_ROM_ADDRESS));
1325
1326card->posted = radeon_card_posted();
1327verbose("ATI card %s, ", card->posted ? "POSTed" : "non-POSTed");
1328
1329get_vram_size();
1330
1331getBoolForKey(kATYbinimage, &add_vbios, &bootInfo->chameleonConfig);
1332
1333if (add_vbios)
1334{
1335if (!load_vbios_file(kUseAtiROM, pci_dev->vendor_id, pci_dev->device_id, pci_dev->subsys_id.subsys_id))
1336{
1337verbose("reading VBIOS from %s", card->posted ? "legacy space" : "PCI ROM");
1338if (card->posted)
1339read_vbios(false);
1340else
1341read_disabled_vbios();
1342verbose("\n");
1343}
1344}
1345
1346//card->ports = 2; // default - Azi: default is card_configs
1347
1348if (card->info->chip_family >= CHIP_FAMILY_CEDAR)
1349{
1350card->flags |= EVERGREEN;
1351//card->ports = 3; //Azi: use the AtiPorts key if needed
1352}
1353
1354//atN = 0;
1355
1356// Check AtiConfig key for a framebuffer name,
1357card->cfg_name = getStringForKey(kAtiConfig, &bootInfo->chameleonConfig);
1358// if none,
1359if (!card->cfg_name)
1360{
1361// use cfg_name on radeon_cards, to retrive the default name from card_configs,
1362card->cfg_name = card_configs[card->info->cfg_name].name;
1363// and leave ports alone!
1364//card->ports = card_configs[card->info->cfg_name].ports;
1365
1366// which means one of the fb's or kNull
1367verbose("Framebuffer set to device's default: %s\n", card->cfg_name);
1368}
1369else
1370{
1371// else, use the fb name returned by AtiConfig.
1372verbose("(AtiConfig) Framebuffer set to: %s\n", card->cfg_name);
1373}
1374
1375// Check AtiPorts key for nr of ports,
1376card->ports = getIntForKey(kAtiPorts, &n_ports, &bootInfo->chameleonConfig);
1377// if a value bigger than 0 ?? is found, (do we need >= 0 ?? that's null FB on card_configs)
1378if (n_ports > 0)
1379{
1380card->ports = n_ports; // use it.
1381verbose("(AtiPorts) Nr of ports set to: %d\n", card->ports);
1382 }
1383else// if (card->cfg_name > 0) // do we want 0 ports if fb is kNull or mistyped ?
1384{
1385// use max_ports value on radeon_cards
1386card->ports = card->info->max_ports;
1387// if max_ports value is 0
1388if (card->ports <= 0)
1389{
1390// match cfg_name with card_configs list and retrive default nr of ports.
1391for (i = 0; i < kCfgEnd; i++)
1392{
1393if (strcmp(card->cfg_name, card_configs[i].name) == 0)
1394card->ports = card_configs[i].ports; // default
1395}
1396verbose("Nr of ports set to framebuffer's default: %d\n", card->ports);
1397}
1398else
1399{
1400verbose("Nr of ports set to card's ?? max: %d\n", card->ports);
1401}
1402}
1403//else
1404//card->ports = 2/1 ?; // set a min if 0 ports ?
1405//verbose("Nr of ports set to min: %d\n", card->ports);
1406
1407sprintf(name, "ATY,%s", card->cfg_name);
1408aty_name.type = kStr;
1409aty_name.size = strlen(name) + 1;
1410aty_name.data = (uint8_t *)name;
1411
1412sprintf(name_parent, "ATY,%sParent", card->cfg_name);
1413aty_nameparent.type = kStr;
1414aty_nameparent.size = strlen(name_parent) + 1;
1415aty_nameparent.data = (uint8_t *)name_parent;
1416
1417return true;
1418}
1419
1420bool setup_ati_devprop(pci_dt_t *ati_dev)
1421{
1422char *devicepath;
1423
1424if (!init_card(ati_dev))
1425return false;
1426
1427// -------------------------------------------------
1428// Find a better way to do this (in device_inject.c)
1429if (!string)
1430string = devprop_create_string();
1431
1432devicepath = get_pci_dev_path(ati_dev);
1433card->device = devprop_add_device(string, devicepath);
1434if (!card->device)
1435return false;
1436// -------------------------------------------------
1437
1438#if 0
1439uint64_t fb= (uint32_t)card->fb;
1440uint64_t mmio= (uint32_t)card->mmio;
1441uint64_t io= (uint32_t)card->io;
1442devprop_add_value(card->device, "ATY,FrameBufferOffset", &fb, 8);
1443devprop_add_value(card->device, "ATY,RegisterSpaceOffset", &mmio, 8);
1444devprop_add_value(card->device, "ATY,IOSpaceOffset", &io, 8);
1445#endif
1446
1447devprop_add_list(ati_devprop_list);
1448
1449// -------------------------------------------------
1450// Find a better way to do this (in device_inject.c)
1451//Azi: XXX tried to fix a malloc error in vain; this is related to XCode 4 compilation!
1452stringdata = malloc(sizeof(uint8_t) * string->length);
1453memcpy(stringdata, (uint8_t*)devprop_generate_string(string), string->length);
1454stringlength = string->length;
1455// -------------------------------------------------
1456
1457verbose("ATI %s %s %dMB (%s) [%04x:%04x] (subsys [%04x:%04x]):: %s\n",
1458chip_family_name[card->info->chip_family], card->info->model_name,
1459(uint32_t)(card->vram_size / (1024 * 1024)), card->cfg_name,
1460ati_dev->vendor_id, ati_dev->device_id,
1461ati_dev->subsys_id.subsys.vendor_id, ati_dev->subsys_id.subsys.device_id,
1462devicepath);
1463
1464free(card);
1465
1466return true;
1467}
1468

Archive Download this file

Revision: 1568