Chameleon

Chameleon Svn Source Tree

Root/branches/ErmaC/Trunk/i386/libsaio/platform.h

1/*
2 * platform.h
3 * AsereBLN: reworked and extended
4 *
5 */
6
7#ifndef __LIBSAIO_PLATFORM_H
8#define __LIBSAIO_PLATFORM_H
9
10//#include "libsaio.h"
11
12extern bool platformCPUFeature(uint32_t);
13extern void scan_platform(void);
14extern void dumpPhysAddr(const char * title, void * a, int len);
15
16/* CPUID Vendor */
17#define CPUID_VENDOR_INTEL 0x756E6547
18#define CPUID_VENDOR_AMD 0x68747541
19
20/* CPUID index into cpuid_raw */
21#define CPUID_00
22#define CPUID_11
23#define CPUID_22
24#define CPUID_33
25#define CPUID_44
26#define CPUID_65
27#define CPUID_806
28#define CPUID_817
29#define CPUID_888
30#define CPUID_MAX9
31
32#define CPU_MODEL_DOTHAN0x0D// Dothan
33#define CPU_MODEL_YONAH0x0E// Sossaman, Yonah
34#define CPU_MODEL_MEROM0x0F// Allendale, Conroe, Kentsfield, Woodcrest, Clovertown, Tigerton, Merom
35#define CPU_MODEL_PENRYN0x17// Wolfdale, Yorkfield, Harpertown, Penryn
36#define CPU_MODEL_NEHALEM0x1A// Bloomfield. Nehalem-EP, Nehalem-WS, Gainestown
37#define CPU_MODEL_ATOM0x1C// Atom
38#define CPU_MODEL_FIELDS0x1E// Lynnfield, Clarksfield, Jasper Forest
39#define CPU_MODEL_DALES0x1F// Havendale, Auburndale
40#define CPU_MODEL_DALES_32NM0x25// Clarkdale, Arrandale
41#define CPU_MODEL_SANDYBRIDGE0x2A// Sandy Bridge
42#define CPU_MODEL_WESTMERE0x2C// Gulftown, Westmere-EP, Westmere-WS
43#define CPU_MODEL_JAKETOWN0x2D// Sandy Bridge-E, Sandy Bridge-EP
44#define CPU_MODEL_NEHALEM_EX0x2E// Beckton
45#define CPU_MODEL_WESTMERE_EX0x2F// Westmere-EX
46#define CPU_MODEL_IVYBRIDGE0x3A// Ivy Bridge
47
48/* CPU Features */
49#define CPU_FEATURE_MMX0x00000001// MMX Instruction Set
50#define CPU_FEATURE_SSE0x00000002// SSE Instruction Set
51#define CPU_FEATURE_SSE20x00000004// SSE2 Instruction Set
52#define CPU_FEATURE_SSE30x00000008// SSE3 Instruction Set
53#define CPU_FEATURE_SSE410x00000010// SSE41 Instruction Set
54#define CPU_FEATURE_SSE420x00000020// SSE42 Instruction Set
55#define CPU_FEATURE_EM64T0x00000040// 64Bit Support
56#define CPU_FEATURE_HTT0x00000080// HyperThreading
57#define CPU_FEATURE_MOBILE0x00000100// Mobile CPU
58#define CPU_FEATURE_MSR0x00000200// MSR Support
59
60/* SMBIOS Memory Types */
61#define SMB_MEM_TYPE_UNDEFINED0
62#define SMB_MEM_TYPE_OTHER1
63#define SMB_MEM_TYPE_UNKNOWN2
64#define SMB_MEM_TYPE_DRAM3
65#define SMB_MEM_TYPE_EDRAM4
66#define SMB_MEM_TYPE_VRAM5
67#define SMB_MEM_TYPE_SRAM6
68#define SMB_MEM_TYPE_RAM7
69#define SMB_MEM_TYPE_ROM8
70#define SMB_MEM_TYPE_FLASH9
71#define SMB_MEM_TYPE_EEPROM10
72#define SMB_MEM_TYPE_FEPROM11
73#define SMB_MEM_TYPE_EPROM12
74#define SMB_MEM_TYPE_CDRAM13
75#define SMB_MEM_TYPE_3DRAM14
76#define SMB_MEM_TYPE_SDRAM15
77#define SMB_MEM_TYPE_SGRAM16
78#define SMB_MEM_TYPE_RDRAM17
79#define SMB_MEM_TYPE_DDR18
80#define SMB_MEM_TYPE_DDR219
81#define SMB_MEM_TYPE_FBDIMM20
82#define SMB_MEM_TYPE_DDR324// Supported in 10.5.6+ AppleSMBIOS
83
84/* Memory Configuration Types */
85#define SMB_MEM_CHANNEL_UNKNOWN0
86#define SMB_MEM_CHANNEL_SINGLE1
87#define SMB_MEM_CHANNEL_DUAL2
88#define SMB_MEM_CHANNEL_TRIPLE3
89
90/* Maximum number of ram slots */
91#define MAX_RAM_SLOTS8
92#define RAM_SLOT_ENUMERATOR{0, 2, 4, 1, 3, 5, 6, 8, 10, 7, 9, 11}
93
94/* Maximum number of SPD bytes */
95#define MAX_SPD_SIZE256
96
97/* Size of SMBIOS UUID in bytes */
98#define UUID_LEN16
99
100typedef struct _RamSlotInfo_t {
101 uint32_tModuleSize;// Size of Module in MB
102 uint32_tFrequency;// in Mhz
103 const char*Vendor;
104 const char*PartNo;
105 const char*SerialNo;
106 char*spd;// SPD Dump
107 boolInUse;
108 uint8_tType;
109 uint8_tBankConnections;// table type 6, see (3.3.7)
110 uint8_tBankConnCnt;
111} RamSlotInfo_t;
112
113typedef struct _PlatformInfo_t {
114struct CPU {
115uint32_tFeatures;// CPU Features like MMX, SSE2, VT, MobileCPU
116uint32_tVendor;// Vendor
117uint32_tSignature;// Signature
118uint32_tStepping;// Stepping
119uint32_tModel;// Model
120uint32_tExtModel;// Extended Model
121uint32_tFamily;// Family
122uint32_tExtFamily;// Extended Family
123uint32_tNoCores;// No Cores per Package
124uint32_tNoThreads;// Threads per Package
125uint8_tMaxCoef;// Max Multiplier
126uint8_tMaxDiv;
127uint8_tCurrCoef;// Current Multiplier
128uint8_tCurrDiv;
129uint64_tTSCFrequency;// TSC Frequency Hz
130uint64_tFSBFrequency;// FSB Frequency Hz
131uint64_tCPUFrequency;// CPU Frequency Hz
132uint32_tMaxRatio;// Max Bus Ratio
133uint32_tMinRatio;// Min Bus Ratio
134charBrandString[48];// 48 Byte Branding String
135uint32_tCPUID[CPUID_MAX][4];// CPUID 0..4, 80..81 Raw Values
136} CPU;
137
138struct RAM {
139uint64_tFrequency;// Ram Frequency
140uint32_tDivider;// Memory divider
141uint8_tCAS;// CAS 1/2/2.5/3/4/5/6/7
142uint8_tTRC;
143uint8_tTRP;
144uint8_tRAS;
145uint8_tChannels;// Channel Configuration Single,Dual or Triple
146uint8_tNoSlots;// Maximum no of slots available
147uint8_tType;// Standard SMBIOS v2.5 Memory Type
148RamSlotInfo_tDIMM[MAX_RAM_SLOTS];// Information about each slot
149} RAM;
150
151struct DMI {
152intMaxMemorySlots;// number of memory slots populated by SMBIOS
153intCntMemorySlots;// number of memory slots counted
154intMemoryModules;// number of memory modules installed
155intDIMM[MAX_RAM_SLOTS];// Information and SPD mapping for each slot
156} DMI;
157
158uint8_tType; // System Type: 1=Desktop, 2=Portable... according ACPI2.0 (FACP: PM_Profile)
159uint8_t*UUID;
160} PlatformInfo_t;
161
162extern PlatformInfo_t Platform;
163
164#endif /* !__LIBSAIO_PLATFORM_H */
165

Archive Download this file

Revision: 1936