Chameleon

Chameleon Svn Source Tree

Root/branches/ErmaC/Trunk/i386/libsaio/platform.h

1/*
2 * platform.h
3 * AsereBLN: reworked and extended
4 *
5 */
6
7#ifndef __LIBSAIO_PLATFORM_H
8#define __LIBSAIO_PLATFORM_H
9
10//#include "libsaio.h"
11
12extern bool platformCPUFeature(uint32_t);
13extern void scan_platform(void);
14extern void dumpPhysAddr(const char * title, void * a, int len);
15
16/* CPUID Vendor */
17#define CPUID_VENDOR_INTEL 0x756E6547
18#define CPUID_VENDOR_AMD 0x68747541
19
20/* CPUID index into cpuid_raw */
21#define CPUID_00
22#define CPUID_11
23#define CPUID_22
24#define CPUID_33
25#define CPUID_44
26#define CPUID_55
27#define CPUID_66
28#define CPUID_807
29#define CPUID_818
30#define CPUID_889
31#define CPUID_MAX10
32
33#define CPU_MODEL_DOTHAN0x0D// Dothan
34#define CPU_MODEL_YONAH0x0E// Sossaman, Yonah
35#define CPU_MODEL_MEROM0x0F// Allendale, Conroe, Kentsfield, Woodcrest, Clovertown, Tigerton, Merom
36#define CPU_MODEL_CONROE0x0F
37#define CPU_MODEL_CELERON0x16
38#define CPU_MODEL_PENRYN0x17// Wolfdale, Yorkfield, Harpertown, Penryn
39#define CPU_MODEL_WOLFDALE0x17
40#define CPU_MODEL_NEHALEM0x1A// Bloomfield. Nehalem-EP, Nehalem-WS, Gainestown
41#define CPU_MODEL_ATOM0x1C// Atom
42#define CPU_MODEL_XEON_MP0x1D
43#define CPU_MODEL_FIELDS0x1E// Lynnfield, Clarksfield, Jasper Forest
44#define CPU_MODEL_DALES0x1F// Havendale, Auburndale
45#define CPU_MODEL_DALES_32NM0x25// Clarkdale, Arrandale
46#define CPU_MODEL_SANDYBRIDGE0x2A// Sandy Bridge
47#define CPU_MODEL_WESTMERE0x2C// Gulftown, Westmere-EP, Westmere-WS
48#define CPU_MODEL_JAKETOWN0x2D// Sandy Bridge-E, Sandy Bridge-EP
49#define CPU_MODEL_NEHALEM_EX0x2E// Beckton
50#define CPU_MODEL_WESTMERE_EX0x2F// Westmere-EX
51#define CPU_MODEL_IVYBRIDGE0x3A// Ivy Bridge
52
53/* CPU Features */
54#define CPU_FEATURE_MMX0x00000001// MMX Instruction Set
55#define CPU_FEATURE_SSE0x00000002// SSE Instruction Set
56#define CPU_FEATURE_SSE20x00000004// SSE2 Instruction Set
57#define CPU_FEATURE_SSE30x00000008// SSE3 Instruction Set
58#define CPU_FEATURE_SSE410x00000010// SSE41 Instruction Set
59#define CPU_FEATURE_SSE420x00000020// SSE42 Instruction Set
60#define CPU_FEATURE_EM64T0x00000040// 64Bit Support
61#define CPU_FEATURE_HTT0x00000080// HyperThreading
62#define CPU_FEATURE_MOBILE0x00000100// Mobile CPU
63#define CPU_FEATURE_MSR0x00000200// MSR Support
64
65/* SMBIOS Memory Types */
66#define SMB_MEM_TYPE_UNDEFINED0
67#define SMB_MEM_TYPE_OTHER1
68#define SMB_MEM_TYPE_UNKNOWN2
69#define SMB_MEM_TYPE_DRAM3
70#define SMB_MEM_TYPE_EDRAM4
71#define SMB_MEM_TYPE_VRAM5
72#define SMB_MEM_TYPE_SRAM6
73#define SMB_MEM_TYPE_RAM7
74#define SMB_MEM_TYPE_ROM8
75#define SMB_MEM_TYPE_FLASH9
76#define SMB_MEM_TYPE_EEPROM10
77#define SMB_MEM_TYPE_FEPROM11
78#define SMB_MEM_TYPE_EPROM12
79#define SMB_MEM_TYPE_CDRAM13
80#define SMB_MEM_TYPE_3DRAM14
81#define SMB_MEM_TYPE_SDRAM15
82#define SMB_MEM_TYPE_SGRAM16
83#define SMB_MEM_TYPE_RDRAM17
84#define SMB_MEM_TYPE_DDR18
85#define SMB_MEM_TYPE_DDR219
86#define SMB_MEM_TYPE_FBDIMM20
87#define SMB_MEM_TYPE_DDR324// Supported in 10.5.6+ AppleSMBIOS
88
89/* Memory Configuration Types */
90#define SMB_MEM_CHANNEL_UNKNOWN0
91#define SMB_MEM_CHANNEL_SINGLE1
92#define SMB_MEM_CHANNEL_DUAL2
93#define SMB_MEM_CHANNEL_TRIPLE3
94
95/* Maximum number of ram slots */
96#define MAX_RAM_SLOTS8
97#define RAM_SLOT_ENUMERATOR{0, 2, 4, 1, 3, 5, 6, 8, 10, 7, 9, 11}
98
99/* Maximum number of SPD bytes */
100#define MAX_SPD_SIZE256
101
102/* Size of SMBIOS UUID in bytes */
103#define UUID_LEN16
104
105typedef struct _RamSlotInfo_t {
106 uint32_tModuleSize;// Size of Module in MB
107 uint32_tFrequency;// in Mhz
108 const char*Vendor;
109 const char*PartNo;
110 const char*SerialNo;
111 char*spd;// SPD Dump
112 boolInUse;
113 uint8_tType;
114 uint8_tBankConnections;// table type 6, see (3.3.7)
115 uint8_tBankConnCnt;
116} RamSlotInfo_t;
117
118typedef struct _PlatformInfo_t {
119struct CPU {
120uint32_tFeatures;// CPU Features like MMX, SSE2, VT, MobileCPU
121uint32_tVendor;// Vendor
122uint32_tSignature;// Signature
123uint32_tStepping;// Stepping
124uint32_tModel;// Model
125uint32_tExtModel;// Extended Model
126uint32_tFamily;// Family
127uint32_tExtFamily;// Extended Family
128uint32_tNoCores;// No Cores per Package
129uint32_tNoThreads;// Threads per Package
130uint8_tMaxCoef;// Max Multiplier
131uint8_tMaxDiv;
132uint8_tCurrCoef;// Current Multiplier
133uint8_tCurrDiv;
134uint64_tTSCFrequency;// TSC Frequency Hz
135uint64_tFSBFrequency;// FSB Frequency Hz
136uint64_tCPUFrequency;// CPU Frequency Hz
137uint32_tMaxRatio;// Max Bus Ratio
138uint32_tMinRatio;// Min Bus Ratio
139charBrandString[48];// 48 Byte Branding String
140uint32_tCPUID[CPUID_MAX][4];// CPUID 0..4, 80..81 Raw Values
141} CPU;
142
143struct RAM {
144uint64_tFrequency;// Ram Frequency
145uint32_tDivider;// Memory divider
146uint8_tCAS;// CAS 1/2/2.5/3/4/5/6/7
147uint8_tTRC;
148uint8_tTRP;
149uint8_tRAS;
150uint8_tChannels;// Channel Configuration Single,Dual or Triple
151uint8_tNoSlots;// Maximum no of slots available
152uint8_tType;// Standard SMBIOS v2.5 Memory Type
153RamSlotInfo_tDIMM[MAX_RAM_SLOTS];// Information about each slot
154} RAM;
155
156struct DMI {
157intMaxMemorySlots;// number of memory slots populated by SMBIOS
158intCntMemorySlots;// number of memory slots counted
159intMemoryModules;// number of memory modules installed
160intDIMM[MAX_RAM_SLOTS];// Information and SPD mapping for each slot
161} DMI;
162
163uint8_tType;// System Type: 1=Desktop, 2=Portable... according ACPI2.0 (FACP: PM_Profile)
164uint8_t*UUID;
165} PlatformInfo_t;
166
167extern PlatformInfo_t Platform;
168
169#endif /* !__LIBSAIO_PLATFORM_H */
170

Archive Download this file

Revision: 2034