Chameleon

Chameleon Svn Source Tree

Root/trunk/i386/libsaio/nvidia.c

1/*
2 *NVidia injector
3 *
4 *Copyright (C) 2009Jasmin Fazlic, iNDi
5 *
6 *NVidia injector modified by Fabio (ErmaC) on May 2012,
7 *for allow the cosmetics injection also based on SubVendorID and SubDeviceID.
8 *
9 *NVidia injector is free software: you can redistribute it and/or modify
10 *it under the terms of the GNU General Public License as published by
11 *the Free Software Foundation, either version 3 of the License, or
12 *(at your option) any later version.
13 *
14 *NVidia driver and injector is distributed in the hope that it will be useful,
15 *but WITHOUT ANY WARRANTY; without even the implied warranty of
16 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 *GNU General Public License for more details.
18 *
19 *You should have received a copy of the GNU General Public License
20 *along with NVidia injector. If not, see <http://www.gnu.org/licenses/>.
21 *
22 *Alternatively you can choose to comply with APSL
23 *
24 *DCB-Table parsing is based on software (nouveau driver) originally distributed under following license:
25 *
26 *
27 *Copyright 2005-2006 Erik Waling
28 *Copyright 2006 Stephane Marchesin
29 *Copyright 2007-2009 Stuart Bennett
30 *
31 *Permission is hereby granted, free of charge, to any person obtaining a
32 *copy of this software and associated documentation files (the "Software"),
33 *to deal in the Software without restriction, including without limitation
34 *the rights to use, copy, modify, merge, publish, distribute, sublicense,
35 *and/or sell copies of the Software, and to permit persons to whom the
36 *Software is furnished to do so, subject to the following conditions:
37 *
38 *The above copyright notice and this permission notice shall be included in
39 *all copies or substantial portions of the Software.
40 *
41 *THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
42 *IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
43 *FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
44 *THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
45 *WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
46 *OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
47 *SOFTWARE.
48 */
49
50#include "boot.h"
51#include "bootstruct.h"
52#include "pci.h"
53#include "platform.h"
54#include "device_inject.h"
55#include "nvidia.h"
56#include "nvidia_helper.h"
57
58#ifndef DEBUG_NVIDIA
59#define DEBUG_NVIDIA 0
60#endif
61
62#if DEBUG_NVIDIA
63#define DBG(x...)printf(x)
64#else
65#define DBG(x...)
66#endif
67
68#define NVIDIA_ROM_SIZE0x20000
69#define PATCH_ROM_SUCCESS1
70#define PATCH_ROM_SUCCESS_HAS_LVDS2
71#define PATCH_ROM_FAILED0
72#define MAX_NUM_DCB_ENTRIES16
73#define TYPE_GROUPED0xff
74#define READ_BYTE(rom, offset) (*(u_char *)(rom + offset))
75#define READ_LE_SHORT(rom, offset) (READ_BYTE(rom, offset+1) << 8 | READ_BYTE(rom, offset))
76#define READ_LE_INT(rom, offset) (READ_LE_SHORT(rom, offset+2) << 16 | READ_LE_SHORT(rom, offset))
77#define WRITE_LE_SHORT(data) (((data) << 8 & 0xff00) | ((data) >> 8 & 0x00ff ))
78#define WRITE_LE_INT(data) (WRITE_LE_SHORT(data) << 16 | WRITE_LE_SHORT(data >> 16))
79
80extern uint32_t devices_number;
81
82const char *nvidia_compatible_0[] ={ "@0,compatible","NVDA,NVMac" };
83const char *nvidia_compatible_1[] ={ "@1,compatible","NVDA,NVMac" };
84const char *nvidia_device_type_0[] ={ "@0,device_type","display" };
85const char *nvidia_device_type_1[] ={ "@1,device_type","display" };
86const char *nvidia_device_type[] ={ "device_type","NVDA,Parent" };
87const char *nvidia_device_type_child[]={ "device_type","NVDA,Child" };
88const char *nvidia_name_0[] ={ "@0,name","NVDA,Display-A" };
89const char *nvidia_name_1[] ={ "@1,name","NVDA,Display-B" };
90const char *nvidia_slot_name[] ={ "AAPL,slot-name", "Slot-1" };
91
92static uint8_t default_NVCAP[]= {
930x04, 0x00, 0x00, 0x00, 0x00, 0x00, 0x0d, 0x00,
940x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x0a,
950x00, 0x00, 0x00, 0x00
96};
97
98#define NVCAP_LEN ( sizeof(default_NVCAP) / sizeof(uint8_t) )
99
100static uint8_t default_dcfg_0[]={0x03, 0x01, 0x03, 0x00};
101static uint8_t default_dcfg_1[]={0xff, 0xff, 0x00, 0x01};
102
103#define DCFG0_LEN ( sizeof(default_dcfg_0) / sizeof(uint8_t) )
104#define DCFG1_LEN ( sizeof(default_dcfg_1) / sizeof(uint8_t) )
105
106static uint8_t default_NVPM[]= {
1070x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1080x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1090x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1100x00, 0x00, 0x00, 0x00
111};
112
113#define NVPM_LEN ( sizeof(default_NVPM) / sizeof(uint8_t) )
114
115static nvidia_pci_info_t nvidia_card_vendors[] = {
116{ 0x10190000,"Elitegroup" },
117{ 0x10250000,"Acer" },
118{ 0x10280000,"Dell" },
119{ 0x10330000,"NEC" },
120{ 0x103C0000,"HP" },
121{ 0x10430000,"Asus" },
122{ 0x104D0000,"Sony" },
123{ 0x105B0000,"Foxconn" },
124{ 0x106B0000,"Apple" },
125{ 0x10710000,"Mitac" },
126{ 0x107B0000,"Gateway" },
127{ 0x107D0000,"Leadtek" },
128{ 0x109F0000,"Trigem" },
129{ 0x10B00000,"Gainward" },
130{ 0x10CF0000,"Fujitsu" },
131{ 0x10DE0000,"nVidia" },
132{ 0x11790000,"Toshiba" },
133{ 0x12970000,"Shuttle" },
134{ 0x13DC0000,"Netbost" },
135{ 0x144D0000,"Samsung" },
136{ 0x14580000,"Gigabyte" },
137{ 0x14620000,"MSi" },
138{ 0x14C00000,"Compal" },
139{ 0x152D0000,"Quanta" },
140{ 0x15540000,"Prolink" },
141{ 0x15580000,"Clevo" },
142{ 0x15690000,"Palit" },
143{ 0x161F0000,"Arima" },
144 { 0x16310000,"NEC" },
145{ 0x16420000,"Bitland" },
146{ 0x16820000,"XFX" },
147{ 0x17340000,"Fujitsu" },
148{ 0x174B0000,"PC Partner" },
149{ 0x17AA0000,"Lenovo" },
150 { 0x17C00000,"Wistron" },
151{ 0x17FF0000,"Benq" },
152{ 0x18490000,"ASRock" },
153{ 0x18540000,"LG" },
154{ 0x18640000,"LG" },
155{ 0x18940000,"LG" },
156{ 0x19610000,"ESS" },
157{ 0x196E0000,"PNY" },
158{ 0x19910000,"Topstar" },
159{ 0x19DA0000,"Zotac" },
160{ 0x19F10000,"BFG" },
161{ 0x1ACC0000,"Point of View" },
162{ 0x1B0A0000,"Pegatron" },
163{ 0x1B130000,"Jaton" },
164{ 0x34420000,"Bihl" },
165{ 0x38420000,"EVGA" },
166{ 0x73770000,"Colorful" },
167};
168
169static nvidia_pci_info_t nvidia_card_generic[] = {
170// 0000 - 0040
171{ 0x10DE0000,"Unknown" },
172// 0040 - 004F
173{ 0x10DE0040,"GeForce 6800 Ultra" },
174{ 0x10DE0041,"GeForce 6800" },
175{ 0x10DE0042,"GeForce 6800 LE" },
176{ 0x10DE0043,"GeForce 6800 XE" },
177{ 0x10DE0044,"GeForce 6800 XT" },
178{ 0x10DE0045,"GeForce 6800 GT" },
179{ 0x10DE0046,"GeForce 6800 GT" },
180{ 0x10DE0047,"GeForce 6800 GS" },
181{ 0x10DE0048,"GeForce 6800 XT" },
182{ 0x10DE004D,"Quadro FX 3400" },
183{ 0x10DE004E,"Quadro FX 4000" },
184// 0050 - 005F
185// 0060 - 006F
186// 0070 - 007F
187// 0080 - 008F
188// 0090 - 009F
189{ 0x10DE0090,"GeForce 7800 GTX" },
190{ 0x10DE0091,"GeForce 7800 GTX" },
191{ 0x10DE0092,"GeForce 7800 GT" },
192{ 0x10DE0093,"GeForce 7800 GS" },
193{ 0x10DE0095,"GeForce 7800 SLI" },
194{ 0x10DE0098,"GeForce Go 7800" },
195{ 0x10DE0099,"GeForce Go 7800 GTX" },
196{ 0x10DE009D,"Quadro FX 4500" },
197// 00A0 - 00AF
198// 00B0 - 00BF
199// 00C0 - 00CF
200{ 0x10DE00C0,"GeForce 6800 GS" },
201{ 0x10DE00C1,"GeForce 6800" },
202{ 0x10DE00C2,"GeForce 6800 LE" },
203{ 0x10DE00C3,"GeForce 6800 XT" },
204{ 0x10DE00C8,"GeForce Go 6800" },
205{ 0x10DE00C9,"GeForce Go 6800 Ultra" },
206{ 0x10DE00CC,"Quadro FX Go1400" },
207{ 0x10DE00CD,"Quadro FX 3450/4000 SDI" },
208{ 0x10DE00CE,"Quadro FX 1400" },
209// 00D0 - 00DF
210// 00E0 - 00EF
211// 00F0 - 00FF
212{ 0x10DE00F1,"GeForce 6600 GT" },
213{ 0x10DE00F2,"GeForce 6600" },
214{ 0x10DE00F3,"GeForce 6200" },
215{ 0x10DE00F4,"GeForce 6600 LE" },
216{ 0x10DE00F5,"GeForce 7800 GS" },
217{ 0x10DE00F6,"GeForce 6800 GS/XT" },
218{ 0x10DE00F8,"Quadro FX 3400/4400" },
219{ 0x10DE00F9,"GeForce 6800 Series GPU" },
220// 0100 - 010F
221// 0110 - 011F
222// 0120 - 012F
223// 0130 - 013F
224// 0140 - 014F
225{ 0x10DE0140,"GeForce 6600 GT" },
226{ 0x10DE0141,"GeForce 6600" },
227{ 0x10DE0142,"GeForce 6600 LE" },
228{ 0x10DE0143,"GeForce 6600 VE" },
229{ 0x10DE0144,"GeForce Go 6600" },
230{ 0x10DE0145,"GeForce 6610 XL" },
231{ 0x10DE0146,"GeForce Go 6600 TE/6200 TE" },
232{ 0x10DE0147,"GeForce 6700 XL" },
233{ 0x10DE0148,"GeForce Go 6600" },
234{ 0x10DE0149,"GeForce Go 6600 GT" },
235{ 0x10DE014A,"Quadro NVS 440" },
236{ 0x10DE014C,"Quadro FX 550" },
237{ 0x10DE014D,"Quadro FX 550" },
238{ 0x10DE014E,"Quadro FX 540" },
239{ 0x10DE014F,"GeForce 6200" },
240// 0150 - 015F
241// 0160 - 016F
242{ 0x10DE0160,"GeForce 6500" },
243{ 0x10DE0161,"GeForce 6200 TurboCache(TM)" },
244{ 0x10DE0162,"GeForce 6200SE TurboCache(TM)" },
245{ 0x10DE0163,"GeForce 6200 LE" },
246{ 0x10DE0164,"GeForce Go 6200" },
247{ 0x10DE0165,"Quadro NVS 285" },
248{ 0x10DE0166,"GeForce Go 6400" },
249{ 0x10DE0167,"GeForce Go 6200" },
250{ 0x10DE0168,"GeForce Go 6400" },
251{ 0x10DE0169,"GeForce 6250" },
252{ 0x10DE016A,"GeForce 7100 GS" },
253{ 0x10DE016C,"NVIDIA NV44GLM" },
254{ 0x10DE016D,"NVIDIA NV44GLM" },
255// 0170 - 017F
256// 0180 - 018F
257// 0190 - 019F
258{ 0x10DE0191,"GeForce 8800 GTX" },
259{ 0x10DE0193,"GeForce 8800 GTS" },
260{ 0x10DE0194,"GeForce 8800 Ultra" },
261{ 0x10DE0197,"Tesla C870" },
262{ 0x10DE019D,"Quadro FX 5600" },
263{ 0x10DE019E,"Quadro FX 4600" },
264// 01A0 - 01AF
265// 01B0 - 01BF
266// 01C0 - 01CF
267// 01D0 - 01DF
268{ 0x10DE01D0,"GeForce 7350 LE" },
269{ 0x10DE01D1,"GeForce 7300 LE" },
270{ 0x10DE01D2,"GeForce 7550 LE" },
271{ 0x10DE01D3,"GeForce 7300 SE/7200 GS" },
272{ 0x10DE01D6,"GeForce Go 7200" },
273{ 0x10DE01D7,"GeForce Go 7300" },
274{ 0x10DE01D8,"GeForce Go 7400" },
275{ 0x10DE01D9,"GeForce Go 7450" },
276{ 0x10DE01DA,"Quadro NVS 110M" },
277{ 0x10DE01DB,"Quadro NVS 120M" },
278{ 0x10DE01DC,"Quadro FX 350M" },
279{ 0x10DE01DD,"GeForce 7500 LE" },
280{ 0x10DE01DE,"Quadro FX 350" },
281{ 0x10DE01DF,"GeForce 7300 GS" },
282// 01E0 - 01EF
283// 01F0 - 01FF
284{ 0x10DE01F0,"GeForce4 MX" },
285// 0200 - 020F
286// 0210 - 021F
287{ 0x10DE0211,"GeForce 6800" },
288{ 0x10DE0212,"GeForce 6800 LE" },
289{ 0x10DE0215,"GeForce 6800 GT" },
290{ 0x10DE0218,"GeForce 6800 XT" },
291// 0220 - 022F
292{ 0x10DE0221,"GeForce 6200" },
293{ 0x10DE0222,"GeForce 6200 A-LE" },
294{ 0x10DE0228,"NVIDIA NV44M" },
295// 0230 - 023F
296// 0240 - 024F
297{ 0x10DE0240,"GeForce 6150" },
298{ 0x10DE0241,"GeForce 6150 LE" },
299{ 0x10DE0242,"GeForce 6100" },
300{ 0x10DE0243,"NVIDIA C51" },
301{ 0x10DE0244,"GeForce Go 6150" },
302{ 0x10DE0245,"Quadro NVS 210S / GeForce 6150LE" },
303{ 0x10DE0247,"GeForce Go 6100" },
304// 0250 - 025F
305{ 0x10DE025B,"Quadro4 700 XGL" },
306// 0260 - 026F
307// 0270 - 027F
308// 0280 - 028F
309// 0290 - 029F
310{ 0x10DE0290,"GeForce 7900 GTX" },
311{ 0x10DE0291,"GeForce 7900 GT/GTO" },
312{ 0x10DE0292,"GeForce 7900 GS" },
313{ 0x10DE0293,"GeForce 7950 GX2" },
314{ 0x10DE0294,"GeForce 7950 GX2" },
315{ 0x10DE0295,"GeForce 7950 GT" },
316{ 0x10DE0298,"GeForce Go 7900 GS" },
317{ 0x10DE0299,"GeForce Go 7900 GTX" },
318{ 0x10DE029A,"Quadro FX 2500M" },
319{ 0x10DE029B,"Quadro FX 1500M" },
320{ 0x10DE029C,"Quadro FX 5500" },
321{ 0x10DE029D,"Quadro FX 3500" },
322{ 0x10DE029E,"Quadro FX 1500" },
323{ 0x10DE029F,"Quadro FX 4500 X2" },
324// 02A0 - 02AF
325// 02B0 - 02BF
326// 02C0 - 02CF
327// 02D0 - 02DF
328// 02E0 - 02EF
329{ 0x10DE02E0,"GeForce 7600 GT" },
330{ 0x10DE02E1,"GeForce 7600 GS" },
331{ 0x10DE02E2,"GeForce 7300 GT" },
332{ 0x10DE02E3,"GeForce 7900 GS" },
333{ 0x10DE02E4,"GeForce 7950 GT" },
334// 02F0 - 02FF
335// 0300 - 030F
336{ 0x10DE0301,"GeForce FX 5800 Ultra" },
337{ 0x10DE0302,"GeForce FX 5800" },
338{ 0x10DE0308,"Quadro FX 2000" },
339{ 0x10DE0309,"Quadro FX 1000" },
340// 0310 - 031F
341{ 0x10DE0311,"GeForce FX 5600 Ultra" },
342{ 0x10DE0312,"GeForce FX 5600" },
343{ 0x10DE0314,"GeForce FX 5600XT" },
344{ 0x10DE031A,"GeForce FX Go5600" },
345{ 0x10DE031B,"GeForce FX Go5650" },
346{ 0x10DE031C,"Quadro FX Go700" },
347// 0320 - 032F
348{ 0x10DE0320,"GeForce FX 5200" },
349{ 0x10DE0321,"GeForce FX 5200 Ultra" },
350{ 0x10DE0322,"GeForce FX 5200" },
351{ 0x10DE0323,"GeForce FX 5200 LE" },
352{ 0x10DE0324,"GeForce FX Go5200" },
353{ 0x10DE0325,"GeForce FX Go5250" },
354{ 0x10DE0326,"GeForce FX 5500" },
355{ 0x10DE0328,"GeForce FX Go5200 32M/64M" },
356{ 0x10DE0329,"GeForce FX Go5200" },
357{ 0x10DE032A,"Quadro NVS 55/280 PCI" },
358{ 0x10DE032B,"Quadro FX 500/600 PCI" },
359{ 0x10DE032C,"GeForce FX Go53xx Series" },
360{ 0x10DE032D,"GeForce FX Go5100" },
361{ 0x10DE032F,"NV34GL" },
362// 0330 - 033F
363{ 0x10DE0330,"GeForce FX 5900 Ultra" },
364{ 0x10DE0331,"GeForce FX 5900" },
365{ 0x10DE0332,"GeForce FX 5900XT" },
366{ 0x10DE0333,"GeForce FX 5950 Ultra" },
367{ 0x10DE0334,"GeForce FX 5900ZT" },
368{ 0x10DE0338,"Quadro FX 3000" },
369{ 0x10DE033F,"Quadro FX 700" },
370// 0340 - 034F
371{ 0x10DE0341,"GeForce FX 5700 Ultra" },
372{ 0x10DE0342,"GeForce FX 5700" },
373{ 0x10DE0343,"GeForce FX 5700LE" },
374{ 0x10DE0344,"GeForce FX 5700VE" },
375{ 0x10DE0345,"NV36.5" },
376{ 0x10DE0347,"GeForce FX Go5700" },
377{ 0x10DE0348,"GeForce FX Go5700" },
378{ 0x10DE0349,"NV36M Pro" },
379{ 0x10DE034B,"NV36MAP" },
380{ 0x10DE034C,"Quadro FX Go1000" },
381{ 0x10DE034E,"Quadro FX 1100" },
382{ 0x10DE034F,"NV36GL" },
383// 0350 - 035F
384// 0360 - 036F
385// 0370 - 037F
386// 0380 - 038F
387{ 0x10DE038B,"GeForce 7650 GS" },
388// 0390 - 039F
389{ 0x10DE0390,"GeForce 7650 GS" },
390{ 0x10DE0391,"GeForce 7600 GT" },
391{ 0x10DE0392,"GeForce 7600 GS" },
392{ 0x10DE0393,"GeForce 7300 GT" },
393{ 0x10DE0394,"GeForce 7600 LE" },
394{ 0x10DE0395,"GeForce 7300 GT" },
395{ 0x10DE0397,"GeForce Go 7700" },
396{ 0x10DE0398,"GeForce Go 7600" },
397{ 0x10DE0399,"GeForce Go 7600 GT"},
398{ 0x10DE039A,"Quadro NVS 300M" },
399{ 0x10DE039B,"GeForce Go 7900 SE" },
400{ 0x10DE039C,"Quadro FX 560M" },
401{ 0x10DE039E,"Quadro FX 560" },
402// 03A0 - 03AF
403// 03B0 - 03BF
404// 03C0 - 03CF
405// 03D0 - 03DF
406{ 0x10DE03D0,"GeForce 6150SE nForce 430" },
407{ 0x10DE03D1,"GeForce 6100 nForce 405" },
408{ 0x10DE03D2,"GeForce 6100 nForce 400" },
409{ 0x10DE03D5,"GeForce 6100 nForce 420" },
410{ 0x10DE03D6,"GeForce 7025 / nForce 630a" },
411// 03E0 - 03EF
412// 03F0 - 03FF
413// 0400 - 040F
414{ 0x10DE0400,"GeForce 8600 GTS" },
415{ 0x10DE0401,"GeForce 8600 GT" },
416{ 0x10DE0402,"GeForce 8600 GT" },
417{ 0x10DE0403,"GeForce 8600 GS" },
418{ 0x10DE0404,"GeForce 8400 GS" },
419{ 0x10DE0405,"GeForce 9500M GS" },
420{ 0x10DE0406,"GeForce 8300 GS" },
421{ 0x10DE0407,"GeForce 8600M GT" },
422{ 0x10DE0408,"GeForce 9650M GS" },
423{ 0x10DE0409,"GeForce 8700M GT" },
424{ 0x10DE040A,"Quadro FX 370" },
425{ 0x10DE040B,"Quadro NVS 320M" },
426{ 0x10DE040C,"Quadro FX 570M" },
427{ 0x10DE040D,"Quadro FX 1600M" },
428{ 0x10DE040E,"Quadro FX 570" },
429{ 0x10DE040F,"Quadro FX 1700" },
430// 0410 - 041F
431{ 0x10DE0410,"GeForce GT 330" },
432// 0420 - 042F
433{ 0x10DE0420,"GeForce 8400 SE" },
434{ 0x10DE0421,"GeForce 8500 GT" },
435{ 0x10DE0422,"GeForce 8400 GS" },
436{ 0x10DE0423,"GeForce 8300 GS" },
437{ 0x10DE0424,"GeForce 8400 GS" },
438{ 0x10DE0425,"GeForce 8600M GS" },
439{ 0x10DE0426,"GeForce 8400M GT" },
440{ 0x10DE0427,"GeForce 8400M GS" },
441{ 0x10DE0428,"GeForce 8400M G" },
442{ 0x10DE0429,"Quadro NVS 140M" },
443{ 0x10DE042A,"Quadro NVS 130M" },
444{ 0x10DE042B,"Quadro NVS 135M" },
445{ 0x10DE042C,"GeForce 9400 GT" },
446{ 0x10DE042D,"Quadro FX 360M" },
447{ 0x10DE042E,"GeForce 9300M G" },
448{ 0x10DE042F,"Quadro NVS 290" },
449// 0430 - 043F
450// 0440 - 044F
451// 0450 - 045F
452// 0460 - 046F
453// 0470 - 047F
454// 0480 - 048F
455// 0490 - 049F
456// 04A0 - 04AF
457// 04B0 - 04BF
458// 04C0 - 04CF
459{ 0x10DE04C0,"NVIDIA G78" },
460{ 0x10DE04C1,"NVIDIA G78" },
461{ 0x10DE04C2,"NVIDIA G78" },
462{ 0x10DE04C3,"NVIDIA G78" },
463{ 0x10DE04C4,"NVIDIA G78" },
464{ 0x10DE04C5,"NVIDIA G78" },
465{ 0x10DE04C6,"NVIDIA G78" },
466{ 0x10DE04C7,"NVIDIA G78" },
467{ 0x10DE04C8,"NVIDIA G78" },
468{ 0x10DE04C9,"NVIDIA G78" },
469{ 0x10DE04CA,"NVIDIA G78" },
470{ 0x10DE04CB,"NVIDIA G78" },
471{ 0x10DE04CC,"NVIDIA G78" },
472{ 0x10DE04CD,"NVIDIA G78" },
473{ 0x10DE04CE,"NVIDIA G78" },
474{ 0x10DE04CF,"NVIDIA G78" },
475// 04D0 - 04DF
476// 04E0 - 04EF
477// 04F0 - 04FF
478// 0500 - 050F
479// 0510 - 051F
480// 0520 - 052F
481// 0530 - 053F
482{ 0x10DE0530,"GeForce 7190M / nForce 650M" },
483{ 0x10DE0531,"GeForce 7150M / nForce 630M" },
484{ 0x10DE0533,"GeForce 7000M / nForce 610M" },
485{ 0x10DE053A,"GeForce 7050 PV / nForce 630a" },
486{ 0x10DE053B,"GeForce 7050 PV / nForce 630a" },
487{ 0x10DE053E,"GeForce 7025 / nForce 630a" },
488// 0540 - 054F
489// 0550 - 055F
490// 0560 - 056F
491// 0570 - 057F
492// 0580 - 058F
493// 0590 - 059F
494// 05A0 - 05AF
495// 05B0 - 05BF
496// 05C0 - 05CF
497// 05D0 - 05DF
498// 05E0 - 05EF
499{ 0x10DE05E0,"GeForce GTX 295" },
500{ 0x10DE05E1,"GeForce GTX 280" },
501{ 0x10DE05E2,"GeForce GTX 260" },
502{ 0x10DE05E3,"GeForce GTX 285" },
503{ 0x10DE05E4,"NVIDIA GT200" },
504{ 0x10DE05E5,"NVIDIA GT200" },
505{ 0x10DE05E6,"GeForce GTX 275" },
506{ 0x10DE05E7,"nVidia Tesla C1060" },
507{ 0x10DE05E8,"NVIDIA GT200" },
508{ 0x10DE05E9,"NVIDIA GT200" },
509{ 0x10DE05EA,"GeForce GTX 260" },
510{ 0x10DE05EB,"GeForce GTX 295" },
511{ 0x10DE05EC,"NVIDIA GT200" },
512{ 0x10DE05ED,"Quadroplex 2200 D2" },
513{ 0x10DE05EE,"NVIDIA GT200" },
514{ 0x10DE05EF,"NVIDIA GT200" },
515// 05F0 - 05FF
516{ 0x10DE05F0,"NVIDIA GT200" },
517{ 0x10DE05F1,"NVIDIA GT200" },
518{ 0x10DE05F2,"NVIDIA GT200" },
519{ 0x10DE05F3,"NVIDIA GT200" },
520{ 0x10DE05F4,"NVIDIA GT200" },
521{ 0x10DE05F5,"NVIDIA GT200" },
522{ 0x10DE05F6,"NVIDIA GT200" },
523{ 0x10DE05F7,"NVIDIA GT200" },
524{ 0x10DE05F8,"Quadroplex 2200 S4" },
525{ 0x10DE05F9,"NVIDIA Quadro CX" },
526{ 0x10DE05FA,"NVIDIA GT200" },
527{ 0x10DE05FB,"NVIDIA GT200" },
528{ 0x10DE05FC,"NVIDIA GT200" },
529{ 0x10DE05FD,"Quadro FX 5800" },
530{ 0x10DE05FE,"Quadro FX 4800" },
531{ 0x10DE05FF,"Quadro FX 3800" },
532// 0600 - 060F
533{ 0x10DE0600,"GeForce 8800 GTS" },
534{ 0x10DE0601,"GeForce 9800 GT" },
535{ 0x10DE0602,"GeForce 8800 GT" },
536{ 0x10DE0603,"GeForce GT 230" },
537{ 0x10DE0604,"GeForce 9800 GX2" },
538{ 0x10DE0605,"GeForce 9800 GT" },
539{ 0x10DE0606,"GeForce 8800 GS" },
540{ 0x10DE0607,"GeForce GTS 240" },
541{ 0x10DE0608,"GeForce 9800M GTX" },
542{ 0x10DE0609,"GeForce 8800M GTS" },
543{ 0x10DE060A,"GeForce GTX 280M" },
544{ 0x10DE060B,"GeForce 9800M GT" },
545{ 0x10DE060C,"GeForce 8800M GTX" },
546{ 0x10DE060D,"GeForce 8800 GS" },
547{ 0x10DE060F,"GeForce GTX 285M" },
548// 0610 - 061F
549{ 0x10DE0610,"GeForce 9600 GSO" },
550{ 0x10DE0611,"GeForce 8800 GT" },
551{ 0x10DE0612,"GeForce 9800 GTX" },
552{ 0x10DE0613,"GeForce 9800 GTX+" },
553{ 0x10DE0614,"GeForce 9800 GT" },
554{ 0x10DE0615,"GeForce GTS 250" },
555{ 0x10DE0617,"GeForce 9800M GTX" },
556{ 0x10DE0618,"GeForce GTX 260M" },
557{ 0x10DE0619,"Quadro FX 4700 X2" },
558{ 0x10DE061A,"Quadro FX 3700" },
559{ 0x10DE061B,"Quadro VX 200" },
560{ 0x10DE061C,"Quadro FX 3600M" },
561{ 0x10DE061D,"Quadro FX 2800M" },
562{ 0x10DE061E,"Quadro FX 3700M" },
563{ 0x10DE061F,"Quadro FX 3800M" },
564// 0620 - 062F
565{ 0x10DE0620,"NVIDIA G94" },
566{ 0x10DE0621,"GeForce GT 230" },
567{ 0x10DE0622,"GeForce 9600 GT" },
568{ 0x10DE0623,"GeForce 9600 GS" },
569{ 0x10DE0624,"NVIDIA G94" },
570{ 0x10DE0625,"GeForce 9600 GSO 512"},
571{ 0x10DE0626,"GeForce GT 130" },
572{ 0x10DE0627,"GeForce GT 140" },
573{ 0x10DE0628,"GeForce 9800M GTS" },
574{ 0x10DE0629,"NVIDIA G94" },
575{ 0x10DE062A,"GeForce 9700M GTS" },
576{ 0x10DE062B,"GeForce 9800M GS" },
577{ 0x10DE062C,"GeForce 9800M GTS" },
578{ 0x10DE062D,"GeForce 9600 GT" },
579{ 0x10DE062E,"GeForce 9600 GT" },
580{ 0x10DE062F,"GeForce 9800 S" },
581// 0630 - 063F
582{ 0x10DE0630,"GeForce 9700 S" },
583{ 0x10DE0631,"GeForce GTS 160M" },
584{ 0x10DE0632,"GeForce GTS 150M" },
585{ 0x10DE0633,"NVIDIA G94" },
586{ 0x10DE0634,"NVIDIA G94" },
587{ 0x10DE0635,"GeForce 9600 GSO" },
588{ 0x10DE0636,"NVIDIA G94" },
589{ 0x10DE0637,"GeForce 9600 GT" },
590{ 0x10DE0638,"Quadro FX 1800" },
591{ 0x10DE0639,"NVIDIA G94" },
592{ 0x10DE063A,"Quadro FX 2700M" },
593{ 0x10DE063B,"NVIDIA G94" },
594{ 0x10DE063C,"NVIDIA G94" },
595{ 0x10DE063D,"NVIDIA G94" },
596{ 0x10DE063E,"NVIDIA G94" },
597{ 0x10DE063F,"NVIDIA G94" },
598// 0640 - 064F
599{ 0x10DE0640,"GeForce 9500 GT" },
600{ 0x10DE0641,"GeForce 9400 GT" },
601{ 0x10DE0642,"GeForce 8400 GS" },
602{ 0x10DE0643,"GeForce 9500 GT" },
603{ 0x10DE0644,"GeForce 9500 GS" },
604{ 0x10DE0645,"GeForce 9500 GS" },
605{ 0x10DE0646,"GeForce GT 120" },
606{ 0x10DE0647,"GeForce 9600M GT" },
607{ 0x10DE0648,"GeForce 9600M GS" },
608{ 0x10DE0649,"GeForce 9600M GT" },
609{ 0x10DE064A,"GeForce 9700M GT" },
610{ 0x10DE064B,"GeForce 9500M G" },
611{ 0x10DE064C,"GeForce 9650M GT" },
612// 0650 - 065F
613{ 0x10DE0650,"NVIDIA G96-825" },
614{ 0x10DE0651,"GeForce G 110M" },
615{ 0x10DE0652,"GeForce GT 130M" },
616{ 0x10DE0653,"GeForce GT 120M" },
617{ 0x10DE0654,"GeForce GT 220M" },
618{ 0x10DE0655,"GeForce GT 120" },
619{ 0x10DE0656,"GeForce 9650 S" },
620{ 0x10DE0657,"NVIDIA G96" },
621{ 0x10DE0658,"Quadro FX 380" },
622{ 0x10DE0659,"Quadro FX 580" },
623{ 0x10DE065A,"Quadro FX 1700M" },
624{ 0x10DE065B,"GeForce 9400 GT" },
625{ 0x10DE065C,"Quadro FX 770M" },
626{ 0x10DE065D,"NVIDIA G96" },
627{ 0x10DE065E,"NVIDIA G96" },
628{ 0x10DE065F,"GeForce G210" },
629// 0660 - 066F
630// 0670 - 067F
631// 0680 - 068F
632// 0690 - 069F
633// 06A0 - 06AF
634{ 0x10DE06A0,"NVIDIA GT214" },
635// 06B0 - 06BF
636{ 0x10DE06B0,"NVIDIA GT214" },
637// 06C0 - 06CF
638{ 0x10DE06C0,"GeForce GTX 480" },
639{ 0x10DE06C3,"GeForce GTX D12U" },
640{ 0x10DE06C4,"GeForce GTX 465" },
641{ 0x10DE06CA,"GeForce GTX 480M" },
642{ 0x10DE06CD,"GeForce GTX 470" },
643// 06D0 - 06DF
644{ 0x10DE06D1,"Tesla C2050" },
645{ 0x10DE06D2,"Tesla M2070" },
646{ 0x10DE06D8,"Quadro 6000" },
647{ 0x10DE06D9,"Quadro 5000" },
648{ 0x10DE06DA,"Quadro 5000M" },
649{ 0x10DE06DC,"Quadro 6000" },
650{ 0x10DE06DD,"Quadro 4000" },
651{ 0x10DE06DE,"Tesla M2050" },
652{ 0x10DE06DF,"Tesla M2070-Q" },
653// 06E0 - 06EF
654{ 0x10DE06E0,"GeForce 9300 GE" },
655{ 0x10DE06E1,"GeForce 9300 GS" },
656{ 0x10DE06E2,"GeForce 8400" },
657{ 0x10DE06E3,"GeForce 8400 SE" },
658{ 0x10DE06E4,"GeForce 8400 GS" },
659{ 0x10DE06E5,"GeForce 9300M GS" },
660{ 0x10DE06E6,"GeForce G100" },
661{ 0x10DE06E7,"GeForce 9300 SE" },
662{ 0x10DE06E8,"GeForce 9200M GE" },
663{ 0x10DE06E9,"GeForce 9300M GS" },
664{ 0x10DE06EA,"Quadro NVS 150M" },
665{ 0x10DE06EB,"Quadro NVS 160M" },
666{ 0x10DE06EC,"GeForce G 105M" },
667{ 0x10DE06ED,"NVIDIA G98" },
668{ 0x10DE06EF,"GeForce G 103M" },
669// 06F0 - 06FF
670{ 0x10DE06F0,"NVIDIA G98" },
671{ 0x10DE06F1,"GeForce G105M" },
672{ 0x10DE06F2,"NVIDIA G98" },
673{ 0x10DE06F3,"NVIDIA G98" },
674{ 0x10DE06F4,"NVIDIA G98" },
675{ 0x10DE06F5,"NVIDIA G98" },
676{ 0x10DE06F6,"NVIDIA G98" },
677{ 0x10DE06F7,"NVIDIA G98" },
678{ 0x10DE06F8,"Quadro NVS 420" },
679{ 0x10DE06F9,"Quadro FX 370 LP" },
680{ 0x10DE06FA,"Quadro NVS 450" },
681{ 0x10DE06FB,"Quadro FX 370M" },
682{ 0x10DE06FC,"NVIDIA G98" },
683{ 0x10DE06FD,"Quadro NVS 295" },
684{ 0x10DE06FE,"NVIDIA G98" },
685{ 0x10DE06FF,"HICx16 + Graphics" },
686// 0700 - 070F
687// 0710 - 071F
688// 0720 - 072F
689// 0730 - 073F
690// 0740 - 074F
691// 0750 - 075F
692// 0760 - 076F
693// 0770 - 077F
694// 0780 - 078F
695// 0790 - 079F
696// 07A0 - 07AF
697// 07B0 - 07BF
698// 07C0 - 07CF
699// 07D0 - 07DF
700// 07E0 - 07EF
701{ 0x10DE07E0,"GeForce 7150 / nForce 630i" },
702{ 0x10DE07E1,"GeForce 7100 / nForce 630i" },
703{ 0x10DE07E2,"GeForce 7050 / nForce 630i" },
704{ 0x10DE07E3,"GeForce 7050 / nForce 610i" },
705{ 0x10DE07E5,"GeForce 7050 / nForce 620i" },
706// 07F0 - 07FF
707// 0800 - 080F
708// 0810 - 081F
709// 0820 - 082F
710// 0830 - 083F
711// 0840 - 084F
712{ 0x10DE0840,"GeForce 8200M" },
713{ 0x10DE0844,"GeForce 9100M G" },
714{ 0x10DE0845,"GeForce 8200M G" },
715{ 0x10DE0846,"GeForce 9200" },
716{ 0x10DE0847,"GeForce 9100" },
717{ 0x10DE0848,"GeForce 8300" },
718{ 0x10DE0849,"GeForce 8200" },
719{ 0x10DE084A,"nForce 730a" },
720{ 0x10DE084B,"GeForce 9200" },
721{ 0x10DE084C,"nForce 980a/780a SLI" },
722{ 0x10DE084D,"nForce 750a SLI" },
723{ 0x10DE084F,"GeForce 8100 / nForce 720a" },
724// 0850 - 085F
725// 0860 - 086F
726{ 0x10DE0860,"GeForce 9300" },
727{ 0x10DE0861,"GeForce 9400" },
728{ 0x10DE0862,"GeForce 9400M G" },
729{ 0x10DE0863,"GeForce 9400M" },
730{ 0x10DE0864,"GeForce 9300" },
731{ 0x10DE0865,"GeForce 9300" },
732{ 0x10DE0866,"GeForce 9400M G" },
733{ 0x10DE0867,"GeForce 9400" },
734{ 0x10DE0868,"nForce 760i SLI" },
735{ 0x10DE0869,"GeForce 9400" },
736{ 0x10DE086A,"GeForce 9400" },
737{ 0x10DE086C,"GeForce 9300 / nForce 730i" },
738{ 0x10DE086D,"GeForce 9200" },
739{ 0x10DE086E,"GeForce 9100M G" },
740{ 0x10DE086F,"GeForce 8200M G" },
741// 0870 - 087F
742{ 0x10DE0870,"GeForce 9400M" },
743{ 0x10DE0871,"GeForce 9200" },
744{ 0x10DE0872,"GeForce G102M" },
745{ 0x10DE0873,"GeForce G205M" },
746{ 0x10DE0874,"ION 9300M" },
747{ 0x10DE0876,"ION 9400M" },
748{ 0x10DE087A,"GeForce 9400" },
749{ 0x10DE087D,"ION 9400M" },
750{ 0x10DE087E,"ION LE" },
751{ 0x10DE087F,"ION LE" }, // Tesla M2070-Q ??
752// 0880 - 088F
753// 0890 - 089F
754// 08A0 - 08AF
755{ 0x10DE08A0,"GeForce 320M" },
756{ 0x10DE08A1,"MCP89-MZT" },
757{ 0x10DE08A2,"GeForce 320M" },
758{ 0x10DE08A3,"GeForce 320M" },
759{ 0x10DE08A4,"GeForce 320M" },
760{ 0x10DE08A5,"GeForce 320M" },
761// 08B0 - 08BF
762{ 0x10DE08B0,"MCP83 MMD" },
763{ 0x10DE08B1,"GeForce 300M" },
764{ 0x10DE08B2,"GeForce 300M" }, // MCP83-MJ
765{ 0x10DE08B3,"MCP89 MM9" },
766// 08C0 - 08CF
767// 08D0 - 08DF
768// 08E0 - 08EF
769// 08F0 - 08FF
770// 0900 - 090F
771// 0910 - 091F
772// 0920 - 092F
773// 0930 - 093F
774// 0940 - 094F
775// 0950 - 095F
776// 0960 - 096F
777// 0970 - 097F
778// 0980 - 098F
779// 0990 - 099F
780// 09A0 - 09AF
781// 09B0 - 09BF
782// 09C0 - 09CF
783// 09D0 - 09DF
784// 09E0 - 09EF
785// 09F0 - 09FF
786// 0A00 - 0A0F
787// { 0x10DE0A00,"NVIDIA GT212" },
788// 0A10 - 0A1F
789// { 0x10DE0A10,"NVIDIA GT212" },
790// 0A20 - 0A2F
791{ 0x10DE0A20,"GeForce GT 220" },
792{ 0x10DE0A21,"D10M2-20" },
793{ 0x10DE0A22,"GeForce 315" },
794{ 0x10DE0A23,"GeForce 210" },
795{ 0x10DE0A26,"GeForce 405" },
796{ 0x10DE0A27,"GeForce 405" },
797{ 0x10DE0A28,"GeForce GT 230" },
798{ 0x10DE0A29,"GeForce GT 330M" },
799{ 0x10DE0A2A,"GeForce GT 230M" },
800{ 0x10DE0A2B,"GeForce GT 330M" },
801{ 0x10DE0A2C,"NVS 5100M" },
802{ 0x10DE0A2D,"GeForce GT 320M" },
803// 0A30 - 0A3F
804{ 0x10DE0A30,"GeForce GT 330M" },
805{ 0x10DE0A32,"GeForce GT 415" },
806{ 0x10DE0A34,"GeForce GT 240M" },
807{ 0x10DE0A35,"GeForce GT 325M" },
808{ 0x10DE0A38,"Quadro 400" },
809{ 0x10DE0A3C,"Quadro FX 880M" },
810{ 0x10DE0A3D,"N10P-ES" },
811{ 0x10DE0A3F,"GT216-INT" },
812// 0A40 - 0A4F
813// 0A50 - 0A5F
814// 0A60 - 0A6F
815{ 0x10DE0A60,"GeForce G210" },
816{ 0x10DE0A61,"NVS 2100" },
817{ 0x10DE0A62,"GeForce 205" },
818{ 0x10DE0A63,"GeForce 310" },
819{ 0x10DE0A64,"ION" },
820{ 0x10DE0A65,"GeForce 210" },
821{ 0x10DE0A66,"GeForce 310" },
822{ 0x10DE0A67,"GeForce 315" },
823{ 0x10DE0A68,"GeForce G105M" },
824{ 0x10DE0A69,"GeForce G105M" },
825{ 0x10DE0A6A,"NVS 2100M" },
826{ 0x10DE0A6C,"NVS 3100M" },
827{ 0x10DE0A6E,"GeForce 305M" },
828{ 0x10DE0A6F,"ION" },
829// 0A70 - 0A7F
830{ 0x10DE0A70,"GeForce 310M" },
831{ 0x10DE0A71,"GeForce 305M" },
832{ 0x10DE0A72,"GeForce 310M" },
833{ 0x10DE0A73,"GeForce 305M" },
834{ 0x10DE0A74,"GeForce G210M" },
835{ 0x10DE0A75,"GeForce G310M" },
836{ 0x10DE0A76,"ION" },
837{ 0x10DE0A78,"Quadro FX 380 LP" },
838// { 0x10DE0A79,"N12M-NS-S" },
839{ 0x10DE0A7A,"GeForce 315M" },
840{ 0x10DE0A7B,"GeForce 505" },
841{ 0x10DE0A7C,"Quadro FX 380M" },
842{ 0x10DE0A7D,"N11M-ES" }, //SUBIDS
843{ 0x10DE0A7E,"GT218-INT-S" },
844{ 0x10DE0A7F,"GT218-INT-B" },
845// 0A80 - 0A8F
846// 0A90 - 0A9F
847// 0AA0 - 0AAF
848// 0AB0 - 0ABF
849// 0AC0 - 0ACF
850// 0AD0 - 0ADF
851// 0AE0 - 0AEF
852// 0AF0 - 0AFF
853// 0B00 - 0B0F
854// 0B10 - 0B1F
855// 0B20 - 0B2F
856// 0B30 - 0B3F
857// 0B40 - 0B4F
858// 0B50 - 0B5F
859// 0B60 - 0B6F
860// 0B70 - 0B7F
861// 0B80 - 0B8F
862// 0B90 - 0B9F
863// 0BA0 - 0BAF
864// 0BB0 - 0BBF
865// 0BC0 - 0BCF
866// 0BD0 - 0BDF
867// 0BE0 - 0BEF
868// 0BF0 - 0BFF
869// 0C00 - 0C0F
870// 0C10 - 0C1F
871// 0C20 - 0C2F
872// 0C30 - 0C3F
873// 0C40 - 0C4F
874// 0C50 - 0C5F
875// 0C60 - 0C6F
876// 0C70 - 0C7F
877// 0C80 - 0C8F
878// 0C90 - 0C9F
879// 0CA0 - 0CAF
880{ 0x10DE0CA0,"GeForce GT 330 " },
881{ 0x10DE0CA2,"GeForce GT 320" },
882{ 0x10DE0CA3,"GeForce GT 240" },
883{ 0x10DE0CA4,"GeForce GT 340" },
884{ 0x10DE0CA5,"GeForce GT 220" },
885{ 0x10DE0CA7,"GeForce GT 330" },
886{ 0x10DE0CA8,"GeForce GTS 260M" },
887{ 0x10DE0CA9,"GeForce GTS 250M" },
888{ 0x10DE0CAC,"GeForce GT 220" },
889{ 0x10DE0CAD,"N10E-ES" }, // SUBIDS
890{ 0x10DE0CAE,"GT215-INT" },
891{ 0x10DE0CAF,"GeForce GT 335M" },
892// 0CB0 - 0CBF
893{ 0x10DE0CB0,"GeForce GTS 350M" },
894{ 0x10DE0CB1,"GeForce GTS 360M" },
895{ 0x10DE0CBC,"Quadro FX 1800M" },
896// 0CC0 - 0CCF
897// 0CD0 - 0CDF
898// 0CE0 - 0CEF
899// 0CF0 - 0CFF
900// 0D00 - 0D0F
901// 0D10 - 0D1F
902// 0D20 - 0D2F
903// 0D30 - 0D3F
904// 0D40 - 0D4F
905// 0D50 - 0D5F
906// 0D60 - 0D6F
907// 0D70 - 0D7F
908// 0D80 - 0D8F
909// 0D90 - 0D9F
910// 0DA0 - 0DAF
911// 0DB0 - 0DBF
912// 0DC0 - 0DCF
913{ 0x10DE0DC0,"GeForce GT 440" },
914// { 0x10DE0DC1,"D12-P1-35" },
915// { 0x10DE0DC2,"D12-P1-35" },
916{ 0x10DE0DC4,"GeForce GTS 450" },
917{ 0x10DE0DC5,"GeForce GTS 450" },
918{ 0x10DE0DC6,"GeForce GTS 450" },
919// { 0x10DE0DCA,"GF10x" },
920// { 0x10DE0DCC,"N12E-GS" },
921{ 0x10DE0DCD,"GeForce GT 555M" },
922{ 0x10DE0DCE,"GeForce GT 555M" },
923// { 0x10DE0DCF,"N12P-GT-B" },
924// 0DD0 - 0DDF
925// { 0x10DE0DD0,"N11E-GT" },
926{ 0x10DE0DD1,"GeForce GTX 460M" },
927{ 0x10DE0DD2,"GeForce GT 445M" },
928{ 0x10DE0DD3,"GeForce GT 435M" },
929{ 0x10DE0DD6,"GeForce GT 550M" },
930{ 0x10DE0DD8,"Quadro 2000" },
931{ 0x10DE0DDA,"Quadro 2000M" },
932{ 0x10DE0DDE,"GF106-ES" },
933// { 0x10DE0DDF,"GF106-INT" },
934// 0DE0 - 0DEF
935{ 0x10DE0DE0,"GeForce GT 440" },
936{ 0x10DE0DE1,"GeForce GT 430" },
937{ 0x10DE0DE2,"GeForce GT 420" },
938{ 0x10DE0DE3,"GeForce GT 635M" },
939{ 0x10DE0DE4,"GeForce GT 520" },
940{ 0x10DE0DE5,"GeForce GT 530" },
941{ 0x10DE0DE8,"GeForce GT 620M" },
942{ 0x10DE0DE9,"GeForce GT 630M" },
943{ 0x10DE0DEA,"GeForce GT 610M" },
944{ 0x10DE0DEB,"GeForce GT 555M" },
945{ 0x10DE0DEC,"GeForce GT 525M" },
946{ 0x10DE0DED,"GeForce GT 520M" },
947{ 0x10DE0DEE,"GeForce GT 415M" },
948{ 0x10DE0DEF,"N13P-NS1-A1" },
949// 0DF0 - 0DFF
950{ 0x10DE0DF0,"GeForce GT 425M" },
951{ 0x10DE0DF1,"GeForce GT 420M" },
952{ 0x10DE0DF2,"GeForce GT 435M" },
953{ 0x10DE0DF3,"GeForce GT 420M" },
954{ 0x10DE0DF4,"GeForce GT 540M" },
955{ 0x10DE0DF5,"GeForce GT 525M" },
956{ 0x10DE0DF6,"GeForce GT 550M" },
957{ 0x10DE0DF7,"GeForce GT 520M" },
958{ 0x10DE0DF8,"Quadro 600" },
959{ 0x10DE0DF9,"Quadro 500M" },
960{ 0x10DE0DFA,"Quadro 1000M" },
961{ 0x10DE0DFC,"NVS 5200M" },
962{ 0x10DE0DFE,"GF108 ES" },
963// { 0x10DE0DFF,"GF108 INT" },
964// 0E00 - 0E0F
965// 0E10 - 0E1F
966// 0E20 - 0E2F
967{ 0x10DE0E21,"D12U-25" },
968{ 0x10DE0E22,"GeForce GTX 460" },
969{ 0x10DE0E23,"GeForce GTX 460 SE" },
970{ 0x10DE0E24,"GeForce GTX 460" },
971// { 0x10DE0E25,"D12U-50" },
972{ 0x10DE0E28,"GeForce GTX 460" },
973// 0E30 - 0E3F
974{ 0x10DE0E30,"GeForce GTX 470M" },
975{ 0x10DE0E31,"GeForce GTX 485M" },
976// { 0x10DE0E32,"N12E-GT" },
977{ 0x10DE0E38,"GF104GL" },
978{ 0x10DE0E3A,"Quadro 3000M" },
979{ 0x10DE0E3B,"Quadro 4000M" },
980// { 0x10DE0E3E,"GF104-ES" },
981// { 0x10DE0E3F,"GF104-INT" },
982// 0E40 - 0E4F
983// 0E50 - 0E5F
984// 0E60 - 0E6F
985// 0E70 - 0E7F
986// 0E80 - 0E8F
987// 0E90 - 0E9F
988// 0EA0 - 0EAF
989// 0EB0 - 0EBF
990// 0EC0 - 0ECF
991// 0ED0 - 0EDF
992// 0EE0 - 0EEF
993// 0EF0 - 0EFF
994// 0F00 - 0F0F
995{ 0x10DE0F00,"GeForce GT 630" },
996{ 0x10DE0F01,"GeForce GT 620" },
997// 0F10 - 0F1F
998// 0F20 - 0F2F
999// 0F30 - 0F3F
1000// 0F40 - 0F4F
1001// 0F50 - 0F5F
1002// 0F60 - 0F6F
1003// 0F70 - 0F7F
1004// 0F80 - 0F8F
1005// 0F90 - 0F9F
1006// 0FA0 - 0FAF
1007// 0FB0 - 0FBF
1008// 0FC0 - 0FCF
1009{ 0x10DE0FC0,"GeForce GT 640" },
1010{ 0x10DE0FC1,"GeForce GT 640" },
1011{ 0x10DE0FC2,"GeForce GT 630" },
1012{ 0x10DE0FC6,"GeForce GTX 650" },
1013// 0FD0 - 0FDF
1014{ 0x10DE0FD1,"GeForce GT 650M" },
1015{ 0x10DE0FD2,"GeForce GT 640M" },
1016{ 0x10DE0FD3,"GeForce GT 640M LE" },
1017{ 0x10DE0FD4,"GeForce GTX 660M" },
1018{ 0x10DE0FD5,"GeForce GT 650M" },
1019{ 0x10DE0FD8,"GeForce GT 640M" },
1020{ 0x10DE0FD9,"GeForce GT 645M" },
1021{ 0x10DE0FDB,"GK107-ESP-A1" },
1022{ 0x10DE0FDF,"GeForce GT 740M" },
1023// 0FE0 - 0FEF
1024{ 0x10DE0FE0,"GeForce GTX 660M" },
1025{ 0x10DE0FE1,"GeForce GT 730M" },
1026{ 0x10DE0FE3,"GeForce GT 745M" },
1027{ 0x10DE0FE4,"GeForce GT 750M" },
1028// 0FF0 - 0FFF
1029{ 0x10DE0FF2,"VGX K1" },
1030{ 0x10DE0FF8,"Quadro K500M" },
1031{ 0x10DE0FF9,"Quadro K2000D" },
1032{ 0x10DE0FFA,"Quadro K600" },
1033{ 0x10DE0FFB,"Quadro K2000M" },
1034{ 0x10DE0FFC,"Quadro K1000M" },
1035{ 0x10DE0FFD,"NVS 510" },
1036{ 0x10DE0FFE,"Quadro K2000" },
1037{ 0x10DE0FFF,"Quadro 410" },
1038// 1000 - 100F
1039{ 0x10DE1003,"GeForce GTX Titan LE" },
1040{ 0x10DE1005,"GeForce GTX Titan" },
1041// 1010 - 101F
1042{ 0x10DE101F,"Tesla K20" },
1043// 1020 - 102F
1044{ 0x10DE1020,"Tesla K20X" },
1045{ 0x10DE1021,"Tesla K20Xm" },
1046{ 0x10DE1022,"Tesla K20c" },
1047{ 0x10DE1026,"Tesla K20s" },
1048{ 0x10DE1028,"Tesla K20m" },
1049// 1030 - 103F
1050// 1040 - 104F
1051{ 0x10DE1040,"GeForce GT 520" },
1052// { 0x10DE1041,"D13M1-45" },
1053{ 0x10DE1042,"GeForce 510" },
1054{ 0x10DE1048,"GeForce 605" },
1055{ 0x10DE1049,"GeForce GT 620" },
1056{ 0x10DE104A,"GeForce GT 610" },
1057// 1050 - 105F
1058{ 0x10DE1050,"GeForce GT 520M" },
1059{ 0x10DE1051,"GeForce GT 520MX" },
1060{ 0x10DE1052,"GeForce GT 520M" },
1061{ 0x10DE1054,"GeForce GT 410M" },
1062{ 0x10DE1055,"GeForce 410M" },
1063{ 0x10DE1056,"Quadro NVS 4200M" },
1064{ 0x10DE1057,"Quadro NVS 4200M" },
1065{ 0x10DE1058,"GeForce GT 610M" },
1066{ 0x10DE1059,"GeForce 610M" },
1067{ 0x10DE105A,"GeForce 610M" },
1068// 1060 - 106F
1069// 1070 - 107F
1070{ 0x10DE107C,"Quadro NVS 315" },
1071{ 0x10DE107D,"Quadro NVS 310" },
1072// { 0x10DE107E,"GF119-INT" },
1073{ 0x10DE107F,"GF119-ES" },
1074// 1080 - 108F
1075{ 0x10DE1080,"GeForce GTX 580" },
1076{ 0x10DE1081,"GeForce GTX 570" },
1077{ 0x10DE1082,"GeForce GTX 560 Ti" },
1078{ 0x10DE1083,"D13U" },
1079{ 0x10DE1084,"GeForce GTX 560" },
1080{ 0x10DE1086,"GeForce GTX 570 HD" },
1081{ 0x10DE1087,"GeForce GTX 560 Ti-448" },
1082{ 0x10DE1088,"GeForce GTX 590" },
1083{ 0x10DE1089,"GeForce GTX 580" },
1084{ 0x10DE108B,"GeForce GTX 590" },
1085// { 0x10DE108C,"D13U" },
1086{ 0x10DE108E,"Tesla C2090" },
1087// 1090 - 109F
1088{ 0x10DE1091,"Tesla M2090" }, // X2090
1089{ 0x10DE1094,"Tesla M2075" },
1090{ 0x10DE1096,"Tesla C2075" },
1091{ 0x10DE1098,"D13U" },
1092{ 0x10DE109A,"Quadro 5010M" },
1093{ 0x10DE109B,"Quadro 7000" },
1094// 10A0 - 10AF
1095// 10B0 - 10BF
1096// 10C0 - 10CF
1097{ 0x10DE10C0,"GeForce 9300 GS" },
1098{ 0x10DE10C3,"GeForce 8400 GS" },
1099{ 0x10DE10C4,"ION" },
1100{ 0x10DE10C5,"GeForce 405" },
1101// 10D0 - 10DF
1102{ 0x10DE10D8,"Quadro NVS 300" },
1103// 10E0 - 10EF
1104// 10F0 - 10FF
1105// 1100 - 110F
1106// 1110 - 111F
1107// 1120 - 112F
1108// 1130 - 113F
1109// 1140 - 114F
1110{ 0x10DE1140,"GeForce GT 610M" },
1111{ 0x10DE1141,"GeForce 610M" },
1112{ 0x10DE1142,"GeForce 620M" },
1113// { 0x10DE1143,"N13P-GV" },
1114// { 0x10DE1144,"GF117" },
1115// { 0x10DE1145,"GF117" },
1116// { 0x10DE1146,"GF117" },
1117// { 0x10DE1147,"GF117" },
1118{ 0x10DE1149,"GF117-ES" },
1119// { 0x10DE114A,"GF117-INT" },
1120// { 0x10DE114B,"PCI-GEN3-B" },
1121// 1150 - 115F
1122// 1160 - 116F
1123// 1170 - 117F
1124// 1180 - 118F
1125{ 0x10DE1180,"GeForce GTX 680" },
1126{ 0x10DE1183,"GeForce GTX 660 Ti" },
1127{ 0x10DE1185,"GeForce GTX 660" },
1128{ 0x10DE1188,"GeForce GTX 690" },
1129{ 0x10DE1189,"GeForce GTX 670" },
1130{ 0x10DE118F,"Tesla K10" },
1131// 1190 - 119F
1132{ 0x10DE119F,"GeForce GTX 780M" },
1133// 11A0 - 11AF
1134{ 0x10DE11A0,"GeForce GTX 680M" },
1135{ 0x10DE11A1,"GeForce GTX 670MX" },
1136{ 0x10DE11A2,"GeForce GTX 675MX" },
1137{ 0x10DE11A3,"GeForce GTX 680MX" },
1138{ 0x10DE11A7,"GeForce GTX 675MX" },
1139// 11B0 - 11BF
1140{ 0x10DE11BA,"Quadro K5000" },
1141{ 0x10DE11BC,"Quadro K5000M" },
1142{ 0x10DE11BD,"Quadro K4000M" },
1143{ 0x10DE11BE,"Quadro K3000M" },
1144{ 0x10DE11BF,"VGX K2" },
1145// 11C0 - 11CF
1146{ 0x10DE11C0,"GeForce GTX 660" },
1147{ 0x10DE11C2,"GeForce GTX 650 Ti BOOST" },
1148{ 0x10DE11C3,"GeForce GTX 650 Ti" },
1149{ 0x10DE11C4,"GeForce GTX 645" },
1150{ 0x10DE11C6,"GeForce GTX 650 Ti" },
1151// 11D0 - 11DF
1152// 11E0 - 11EF
1153{ 0x10DE11E0,"GeForce GTX 770M" },
1154{ 0x10DE11E1,"N14E-GE-B-A1" },
1155{ 0x10DE11E2,"GeForce GTX 765M" },
1156{ 0x10DE11E3,"GeForce GTX 760M" },
1157// 11F0 - 11FF
1158{ 0x10DE11FA,"Quadro K4000" },
1159// 1200 - 120F
1160{ 0x10DE1200,"GeForce GTX 560 Ti" },
1161{ 0x10DE1201,"GeForce GTX 560" },
1162{ 0x10DE1202,"GeForce GTX 560 Ti" },
1163{ 0x10DE1203,"GeForce GTX 460 SE v2" },
1164{ 0x10DE1205,"GeForce GTX 460 v2" },
1165{ 0x10DE1206,"GeForce GTX 555" },
1166{ 0x10DE1207,"GeForce GT 645" },
1167{ 0x10DE1208,"GeForce GTX 560 SE" },
1168{ 0x10DE1210,"GeForce GTX 570M" },
1169{ 0x10DE1211,"GeForce GTX 580M" },
1170{ 0x10DE1212,"GeForce GTX 675M" },
1171{ 0x10DE1213,"GeForce GTX 670M" },
1172{ 0x10DE1240,"GeForce GT 620M" },
1173{ 0x10DE1241,"GeForce GT 545" },
1174{ 0x10DE1243,"GeForce GT 545" },
1175{ 0x10DE1244,"GeForce GTX 550 Ti" },
1176{ 0x10DE1245,"GeForce GTS 450" },
1177{ 0x10DE1246,"GeForce GT 550M" },
1178{ 0x10DE1247,"GeForce GT 555M" },
1179{ 0x10DE1248,"GeForce GT 555M" },
1180{ 0x10DE1249,"GeForce GTS 450" },
1181{ 0x10DE124B,"GeForce GT 640" },
1182{ 0x10DE124D,"GeForce GT 555M" },
1183// { 0x10DE1250,"GF116-INT" },
1184{ 0x10DE1251,"GeForce GTX 560M" },
1185// 1260 - 126F
1186// 1270 - 127F
1187// 1280 - 128F
1188{ 0x10DE1280,"GeForce GT 635" },
1189// 1290 - 129F
1190{ 0x10DE1290,"GeForce GT 730M" },
1191{ 0x10DE1291,"GeForce GT 735M" },
1192{ 0x10DE1292,"GeForce GT 740M" },
1193{ 0x10DE1293,"GeForce GT 730M" },
1194{ 0x10DE1294,"GeForce GT 740M" },
1195// 12A0 - 12AF
1196//{ 0x10DE12A0,"GeForce GT ???" },
1197// 12B0 - 12BF
1198// 12C0 - 12CF
1199// 12D0 - 12DF
1200// 12E0 - 12EF
1201// 12F0 - 12FF
1202};
1203
1204static nvidia_card_info_t nvidia_card_exceptions[] = {
1205 /* ========================================================================================
1206 * Layout is device(VendorId + DeviceId), subdev (SubvendorId + SubdeviceId), display name.
1207 * ========================================================================================
1208 */
1209 /* ------ Specific DeviceID and SubDevID. ------ */
1210// 0000 - 00FF
1211{ 0x10DE0040,0x10438178,"Asus V9999 Ultra V62.11" },
1212{ 0x10DE0040,0x1043817D,"Asus V9999GT V61.21" },
1213{ 0x10DE0040,0x7FFFFFFF,"GeForce 6800 Ultra [NV40.0]" },
1214// 0100 - 01FF
1215{ 0x10DE01D7,0x102801C2,"Dell Quadro NVS 110M" },
1216{ 0x10DE01D7,0x102801CC,"Dell Quadro NVS 110M" },
1217{ 0x10DE01D7,0x10DE014B,"nVidia Quadro NVS 110M" },
1218
1219{ 0x10DE01D8,0x102801CC,"Dell Quadro NVS 120M" },
1220{ 0x10DE01D8,0x10282003,"Dell Quadro NVS 120M" },
1221
1222{ 0x10DE01DA,0x10280407,"Dell GeForce 7300 LE" },
1223// 0200 - 02FF
1224{ 0x10DE025B,0x10480D23,"ELSA Gloria4 700XGL" },
1225// 0300 - 03FF
1226{ 0x10DE0391,0x10DE047A,"Galaxy GeForce 7600 GT" },
1227{ 0x10DE0391,0x19F120DE,"Galaxy GeForce 7600 GT" },
1228
1229{ 0x10DE0393,0x00000400,"Apple GeForce 7300GT" },
1230// 0400 - 04FF
1231{ 0x10DE0402,0x10DE0439,"Galaxy 8600GT" },
1232{ 0x10DE0402,0x10DE0505,"Galaxy 8600GT" },
1233// 0500 - 05FF
1234{ 0x10DE05E2,0x104382EB,"ASUS ENGTX260" },
1235{ 0x10DE05E2,0x16822390,"HFX GeForce GTX 260" },
1236{ 0x10DE05E2,0x17870000,"HIS GeForce GTX 260" },
1237
1238{ 0x10DE05E6,0x10B00401,"Gainward GeForce GTX 285" },
1239
1240{ 0x10DE05E7,0x10DE0595,"nVidia Tesla T10 Processor" },
1241{ 0x10DE05E7,0x10DE066A,"nVidia Tesla C1060" },
1242{ 0x10DE05E7,0x10DE068F,"nVidia Tesla T10 Processor" },
1243{ 0x10DE05E7,0x10DE0697,"nVidia Tesla M1060" },
1244{ 0x10DE05E7,0x10DE0714,"nVidia Tesla M1060" },
1245{ 0x10DE05E7,0x10DE0743,"nVidia Tesla M1060" },
1246// 0600 - 06FF
1247{ 0x10DE0600,0x10DE0000,"Abit GeForce 8800 GTS" },
1248
1249{ 0x10DE0605,0x145834A2,"Gigabyte GV-N98TOC-512H" },
1250
1251{ 0x10DE0608,0x15880577,"Solidum GeForce 9800M GTX" },
1252
1253{ 0x10DE0609,0x11700121,"Inventec GeForce 8800M GTS" },
1254
1255{ 0x10DE0612,0x104382A6,"Asus GeForce 9800 GTX+" },
1256{ 0x10DE0612,0x10DE0571,"nVidia GeForce 9800 GTX+" },
1257{ 0x10DE0612,0x10DE0592,"nVidia GeForce 9800 GTX+" },
1258{ 0x10DE0612,0x3842C842,"EVGA GeForce 9800 GTX+" },
1259{ 0x10DE0612,0x3842C875,"EVGA GeForce 9800 GTX+" },
1260
1261{ 0x10DE0615,0x10480F67,"ELSA GeForce GTS 250" },
1262{ 0x10DE0615,0x10DE0592,"Palit GeForce GTS 250" },
1263{ 0x10DE0615,0x10DE0593,"Palit GeForce GTS 250" },
1264{ 0x10DE0615,0x10DE0652,"Palit GeForce GTS 250" },
1265{ 0x10DE0615,0x10DE0719,"Palit GeForce GTS 250" },
1266{ 0x10DE0615,0x10DE079E,"Palit GeForce GTS 250" },
1267{ 0x10DE0615,0x11503842,"TMC GeForce GTS 250" }, // Thinking Machines Corporation
1268{ 0x10DE0615,0x11513842,"JAE GeForce GTS 250" },
1269{ 0x10DE0615,0x11553842,"Pine GeForce GTS 250" },
1270{ 0x10DE0615,0x11563842,"Periscope GeForce GTS 250" },
1271
1272{ 0x10DE0618,0x10432028,"Asus GeForce GTX 170M" },
1273{ 0x10DE0618,0x1043202B,"Asus GeForce GTX 680" },
1274
1275{ 0x10DE0622,0x104382AC,"Asus EN9600GT Magic" },
1276
1277{ 0x10DE0640,0x10DE077F,"Inno3D GeForce 9500GT HDMI" },
1278
1279{ 0x10DE0649,0x1043202D,"Asus GeForce GT 220M" },
1280
1281{ 0x10DE06CD,0x10DE079F,"Point of View GeForce GTX 470" },
1282{ 0x10DE06CD,0x14622220,"MSi GeForce GTX 470 Twin Frozr II" },
1283
1284{ 0x10DE06D1,0x10DE0772,"nVidia Tesla C2070" },
1285
1286{ 0x10DE06D2,0x10DE088F,"nVidia Tesla X2070" },
1287
1288{ 0x10DE06DE,0x10DE0773,"nVidia Tesla S2050" },
1289{ 0x10DE06DE,0x10DE0830,"nVidia Tesla M2070" },
1290{ 0x10DE06DE,0x10DE0831,"nVidia Tesla M2070" },
1291{ 0x10DE06DE,0x10DE0832,"nVidia Tesla M2070" },
1292{ 0x10DE06DE,0x10DE0840,"nVidia Tesla X2070" },
1293
1294{ 0x10DE06E4,0x10438322,"Asus EN8400GS" },
1295{ 0x10DE06E4,0x14583475,"GV-NX84S256HE [GeForce 8400 GS]" },
1296
1297{ 0x10DE06E8,0x10280262,"Dell GeForce 9200M GS" },
1298{ 0x10DE06E8,0x10280271,"Dell GeForce 9200M GS" },
1299{ 0x10DE06E8,0x10280272,"Dell GeForce 9200M GS" },
1300{ 0x10DE06E8,0x103C30F4,"HP GeForce 9200M GS" },
1301{ 0x10DE06E8,0x103C30F7,"HP GeForce 9200M GS" },
1302{ 0x10DE06E8,0x103C3603,"HP GeForce 9200M GS" },
1303// 0700 - 07FF
1304// 0800 - 08FF
1305{ 0x10DE0873,0x104319B4,"Asus GeForce G102M" },
1306// 0900 - 09FF
1307// 0A00 - 0AFF
1308{ 0x10DE0A6F,0x12974003,"Shuttle XS 3510MA" },
1309
1310{ 0x10DE0A70,0x17AA3605,"Lenovo ION" },
1311
1312{ 0x10DE0A73,0x17AA3607,"Lenovo ION" },
1313{ 0x10DE0A73,0x17AA3610,"Lenovo ION" },
1314
1315{ 0x10DE0A75,0x17AA3605,"Lenovo ION" },
1316// 0B00 - 0BFF
1317// 0C00 - 0CFF
1318{ 0x10DE0CA3,0x14628041,"MSi VN240GT-MD1G" },
1319{ 0x10DE0CA3,0x16423926,"Bitland GeForce GT 230" },
1320// 0D00 - 0DFF
1321{ 0x10DE0DD8,0x10DE0914,"nVidia Quadro 2000D" },
1322
1323{ 0x10DE0DEF,0x17AA21F3,"Lenovo NVS 5400M" },
1324{ 0x10DE0DEF,0x17AA21F4,"Lenovo NVS 5400M" },
1325{ 0x10DE0DEF,0x17AA21F5,"Lenovo NVS 5400M" },
1326{ 0x10DE0DEF,0x17AA21F6,"Lenovo NVS 5400M" },
1327{ 0x10DE0DEF,0x17AA5005,"Lenovo NVS 5400M" },
1328
1329// 0E00 - 0EFF
1330{ 0x10DE0E22,0x1043835D,"Asus ENGTX460" },
1331
1332{ 0x10DE0E23,0x10B00401,"Gainward GeForce GTX 460" },
1333// 0F00 - 0FFF
1334{ 0x10DE0FD2,0x10280595,"Dell GeForce GT 640M LE" },
1335{ 0x10DE0FD2,0x102805B2,"Dell GeForce GT 640M LE" },
1336// 1000 - 10FF
1337{ 0x10DE1080,0x14622561,"MSI N580GTX Lightning" },
1338{ 0x10DE1080,0x14622563,"MSI N580GTX Lightning" },
1339
1340{ 0x10DE1086,0x10DE0871,"Inno3D GeForce GTX 570" },
1341
1342{ 0x10DE1087,0x104383D6,"Asus ENGTX560Ti448 DCII" },
1343
1344{ 0x10DE1091,0x10DE088E,"nVidia Tesla X2090" },
1345{ 0x10DE1091,0x10DE0891,"nVidia Tesla X2090" },
1346// 1100 - 11FF
1347{ 0x10DE1140,0x1025064A,"Acer GeForce GT 620M" },
1348{ 0x10DE1140,0x1025064C,"Acer GeForce GT 620M" },
1349{ 0x10DE1140,0x10250680,"Acer GeForce GT 620M" },
1350{ 0x10DE1140,0x10250692,"Acer GeForce GT 620M" },
1351{ 0x10DE1140,0x10250694,"Acer GeForce GT 620M" },
1352{ 0x10DE1140,0x10250702,"Acer GeForce GT 620M" },
1353{ 0x10DE1140,0x10250719,"Acer GeForce GT 620M" },
1354{ 0x10DE1140,0x10250725,"Acer GeForce GT 620M" },
1355{ 0x10DE1140,0x10250728,"Acer GeForce GT 620M" },
1356{ 0x10DE1140,0x1025072B,"Acer GeForce GT 620M" },
1357{ 0x10DE1140,0x1025072E,"Acer GeForce GT 620M" },
1358{ 0x10DE1140,0x10250732,"Acer GeForce GT 620M" },
1359{ 0x10DE1140,0x10280565,"Dell GeForce GT 630M" },
1360{ 0x10DE1140,0x10280568,"Dell GeForce GT 630M" },
1361{ 0x10DE1140,0x144DC0D5,"Samsung GeForce GT 630M" },
1362{ 0x10DE1140,0x17AA500D,"Lenovo GeForce GT 620M" },
1363{ 0x10DE1140,0x1B0A20DD,"Pegatron GeForce GT 620M" },
1364{ 0x10DE1140,0x1B0A20FD,"Pegatron GeForce GT 620M" },
1365
1366{ 0x10DE1180,0x00001255,"Afox GTX 680" },
1367{ 0x10DE1180,0x104383F0,"Asus GTX680-2GD5" },
1368{ 0x10DE1180,0x104383F6,"Asus GTX 680 Direct CU II" },
1369{ 0x10DE1180,0x104383F7,"Asus GTX 680 Direct CU II" },
1370{ 0x10DE1180,0x1458353C,"GV-N680OC-2GD WindForce GTX 680 OC" },
1371{ 0x10DE1180,0x14622820,"MSi N680GTX TwinFrozer" },
1372{ 0x10DE1180,0x14622830,"MSi GTX 680 Lightning" },
1373{ 0x10DE1180,0x14622831,"MSi GTX 680 Lightning LN2" },
1374{ 0x10DE1180,0x15691180,"Palit GTX 680 JetStream" },
1375{ 0x10DE1180,0x15691181,"Palit GTX 680 JetStream" },
1376{ 0x10DE1180,0x15691189,"Palit GTX 680 JetStream" },
1377{ 0x10DE1180,0x38422682,"EVGA GTX 680 SC" },
1378{ 0x10DE1180,0x38422683,"EVGA GTX 680 SC" },
1379
1380{ 0x10DE1189,0x10438405,"Asus GTX 670 Direct CU II TOP" },
1381{ 0x10DE1189,0x15691189,"Palit GTX 670 JetStream" },
1382{ 0x10DE1189,0x19DA1255,"Zotac GTX 670 AMP! Edition" },
1383
1384{ 0x10DE11A1,0x15587102,"Clevo N13E-GR" },
1385
1386{ 0x10DE11C0,0x10DE0995,"Inno3D GeForce GTX660" },
1387
1388{ 0x10DE11C6,0x1043842A,"GTX650TI-1GD5" },
1389// 1200 - 12FF
1390{ 0x10DE1247,0x10432119,"Asus GeForce GT 670M" },
1391{ 0x10DE1247,0x10432120,"Asus GeForce GT 670M" },
1392{ 0x10DE1247,0x1043212A,"Asus GeForce GT 635M" },
1393{ 0x10DE1247,0x1043212B,"Asus GeForce GT 635M" },
1394{ 0x10DE1247,0x1043212C,"Asus GeForce GT 635M" },
1395{ 0x10DE1247,0x152D0930,"Quanta GeForce GT 635M" },
1396
1397{ 0x10DE1248,0x152D0930,"Quanta GeForce GT 635M" },
1398
1399{ 0x10DE124D,0x146210CC,"MSi GeForce GT 635M" },
1400};
1401
1402static int patch_nvidia_rom(uint8_t *rom)
1403{
1404if (!rom || (rom[0] != 0x55 && rom[1] != 0xaa)) {
1405printf("False ROM signature: 0x%02x%02x\n", rom[0], rom[1]);
1406return PATCH_ROM_FAILED;
1407}
1408
1409uint16_t dcbptr = READ_LE_SHORT(rom, 0x36);
1410
1411if (!dcbptr) {
1412printf("no dcb table found\n");
1413return PATCH_ROM_FAILED;
1414}
1415//else
1416//printf("dcb table at offset 0x%04x\n", dcbptr);
1417
1418uint8_t *dcbtable = &rom[dcbptr];
1419uint8_t dcbtable_version = dcbtable[0];
1420uint8_t headerlength = 0;
1421uint8_t numentries = 0;
1422uint8_t recordlength = 0;
1423
1424if (dcbtable_version >= 0x20)
1425{
1426uint32_t sig;
1427
1428if (dcbtable_version >= 0x30)
1429{
1430headerlength = dcbtable[1];
1431numentries = dcbtable[2];
1432recordlength = dcbtable[3];
1433
1434sig = READ_LE_INT(dcbtable, 6);
1435}
1436else
1437{
1438sig = READ_LE_INT(dcbtable, 4);
1439headerlength = 8;
1440}
1441
1442if (sig != 0x4edcbdcb)
1443{
1444printf("Bad display config block signature (0x%8x)\n", sig); //Azi: issue #48
1445return PATCH_ROM_FAILED;
1446}
1447}
1448else if (dcbtable_version >= 0x14) /* some NV15/16, and NV11+ */
1449{
1450char sig[8] = { 0 };
1451
1452strncpy(sig, (char *)&dcbtable[-7], 7);
1453recordlength = 10;
1454
1455if (strcmp(sig, "DEV_REC"))
1456{
1457printf("Bad Display Configuration Block signature (%s)\n", sig);
1458return PATCH_ROM_FAILED;
1459}
1460}
1461else
1462{
1463printf("ERROR: dcbtable_version is 0x%X\n", dcbtable_version);
1464return PATCH_ROM_FAILED;
1465}
1466
1467if (numentries >= MAX_NUM_DCB_ENTRIES)
1468numentries = MAX_NUM_DCB_ENTRIES;
1469
1470uint8_t num_outputs = 0, i = 0;
1471
1472struct dcbentry
1473{
1474uint8_t type;
1475uint8_t index;
1476uint8_t *heads;
1477} entries[numentries];
1478
1479for (i = 0; i < numentries; i++)
1480{
1481uint32_t connection;
1482connection = READ_LE_INT(dcbtable,headerlength + recordlength * i);
1483
1484/* Should we allow discontinuous DCBs? Certainly DCB I2C tables can be discontinuous */
1485if ((connection & 0x0000000f) == 0x0000000f) /* end of records */
1486continue;
1487if (connection == 0x00000000) /* seen on an NV11 with DCB v1.5 */
1488continue;
1489if ((connection & 0xf) == 0x6) /* we skip type 6 as it doesnt appear on macbook nvcaps */
1490continue;
1491
1492entries[num_outputs].type = connection & 0xf;
1493entries[num_outputs].index = num_outputs;
1494entries[num_outputs++].heads = (uint8_t*)&(dcbtable[(headerlength + recordlength * i) + 1]);
1495
1496}
1497
1498int has_lvds = false;
1499uint8_t channel1 = 0, channel2 = 0;
1500
1501for (i = 0; i < num_outputs; i++)
1502{
1503if (entries[i].type == 3)
1504{
1505has_lvds = true;
1506//printf("found LVDS\n");
1507channel1 |= ( 0x1 << entries[i].index);
1508entries[i].type = TYPE_GROUPED;
1509}
1510}
1511
1512// if we have a LVDS output, we group the rest to the second channel
1513if (has_lvds)
1514{
1515for (i = 0; i < num_outputs; i++)
1516{
1517if (entries[i].type == TYPE_GROUPED)
1518continue;
1519
1520channel2 |= ( 0x1 << entries[i].index);
1521entries[i].type = TYPE_GROUPED;
1522}
1523}
1524else
1525{
1526int x;
1527// we loop twice as we need to generate two channels
1528for (x = 0; x <= 1; x++)
1529{
1530for (i=0; i<num_outputs; i++)
1531{
1532if (entries[i].type == TYPE_GROUPED)
1533continue;
1534// if type is TMDS, the prior output is ANALOG
1535// we always group ANALOG and TMDS
1536// if there is a TV output after TMDS, we group it to that channel as well
1537if (i && entries[i].type == 0x2)
1538{
1539switch (x)
1540{
1541case 0:
1542//printf("group channel 1\n");
1543channel1 |= ( 0x1 << entries[i].index);
1544entries[i].type = TYPE_GROUPED;
1545
1546if (entries[i-1].type == 0x0)
1547{
1548channel1 |= ( 0x1 << entries[i-1].index);
1549entries[i-1].type = TYPE_GROUPED;
1550}
1551// group TV as well if there is one
1552if ( ((i+1) < num_outputs) && (entries[i+1].type == 0x1) )
1553{
1554//printf("group tv1\n");
1555channel1 |= ( 0x1 << entries[i+1].index);
1556entries[i+1].type = TYPE_GROUPED;
1557}
1558break;
1559
1560case 1:
1561//printf("group channel 2 : %d\n", i);
1562channel2 |= ( 0x1 << entries[i].index);
1563entries[i].type = TYPE_GROUPED;
1564
1565if (entries[i - 1].type == 0x0)
1566{
1567channel2 |= ( 0x1 << entries[i-1].index);
1568entries[i-1].type = TYPE_GROUPED;
1569}
1570// group TV as well if there is one
1571if ( ((i+1) < num_outputs) && (entries[i+1].type == 0x1) )
1572{
1573//printf("group tv2\n");
1574channel2 |= ( 0x1 << entries[i+1].index);
1575entries[i+1].type = TYPE_GROUPED;
1576}
1577break;
1578}
1579break;
1580}
1581}
1582}
1583}
1584
1585// if we have left ungrouped outputs merge them to the empty channel
1586uint8_t *togroup;// = (channel1 ? (channel2 ? NULL : &channel2) : &channel1);
1587togroup = &channel2;
1588
1589for (i = 0; i < num_outputs; i++)
1590{
1591if (entries[i].type != TYPE_GROUPED)
1592{
1593//printf("%d not grouped\n", i);
1594if (togroup)
1595{
1596*togroup |= ( 0x1 << entries[i].index);
1597}
1598entries[i].type = TYPE_GROUPED;
1599}
1600}
1601
1602if (channel1 > channel2)
1603{
1604uint8_t buff = channel1;
1605channel1 = channel2;
1606channel2 = buff;
1607}
1608
1609default_NVCAP[6] = channel1;
1610default_NVCAP[8] = channel2;
1611
1612// patching HEADS
1613for (i = 0; i < num_outputs; i++)
1614{
1615if (channel1 & (1 << i))
1616{
1617*entries[i].heads = 1;
1618}
1619else if(channel2 & (1 << i))
1620{
1621*entries[i].heads = 2;
1622}
1623}
1624return (has_lvds ? PATCH_ROM_SUCCESS_HAS_LVDS : PATCH_ROM_SUCCESS);
1625}
1626
1627static char *get_nvidia_model(uint32_t device_id, uint32_t subsys_id)
1628{
1629int i, j;
1630static char name_model[128];
1631
1632// First check in the plist, (for e.g this can override any hardcoded devices)
1633cardList_t * nvcard = FindCardWithIds(device_id, subsys_id);
1634if (nvcard)
1635{
1636if (nvcard->model)
1637{
1638return nvcard->model;
1639}
1640}
1641
1642// Then check the exceptions table
1643if (subsys_id)
1644{
1645for (i = 0; i < (sizeof(nvidia_card_exceptions) / sizeof(nvidia_card_exceptions[0])); i++)
1646{
1647if ((nvidia_card_exceptions[i].device == device_id) &&
1648 (nvidia_card_exceptions[i].subdev == subsys_id))
1649{
1650return nvidia_card_exceptions[i].name;
1651}
1652}
1653}
1654
1655// At last try the generic names
1656for (i = 1; i < (sizeof(nvidia_card_generic) / sizeof(nvidia_card_generic[0])); i++)
1657{
1658 if (nvidia_card_generic[i].device == device_id)
1659{
1660if (subsys_id)
1661{
1662for (j = 0; j < (sizeof(nvidia_card_vendors) / sizeof(nvidia_card_vendors[0])); j++)
1663{
1664if (nvidia_card_vendors[j].device == (subsys_id & 0xffff0000))
1665{
1666sprintf(name_model, "%s %s",
1667nvidia_card_vendors[j].name, nvidia_card_generic[i].name);
1668name_model[sizeof(name_model) - 1] = '\0';
1669return name_model;
1670}
1671}
1672}
1673return nvidia_card_generic[i].name;
1674}
1675}
1676return nvidia_card_generic[0].name;
1677}
1678
1679static uint32_t load_nvidia_bios_file(const char *filename, uint8_t **buf)
1680{
1681int fd;
1682int size;
1683
1684if ((fd = open_bvdev("bt(0,0)", filename, 0)) < 0)
1685{
1686return 0;
1687}
1688
1689size = file_size(fd);
1690 if(size)
1691 {
1692 *buf = malloc(size);
1693 size = read(fd, (char *)buf, size);
1694 }
1695close(fd);
1696
1697return size > 0 ? size : 0;
1698}
1699
1700static int devprop_add_nvidia_template(struct DevPropDevice *device)
1701{
1702char tmp[16];
1703
1704if (!device)
1705return 0;
1706
1707if (!DP_ADD_TEMP_VAL(device, nvidia_compatible_0))
1708return 0;
1709if (!DP_ADD_TEMP_VAL(device, nvidia_device_type_0))
1710return 0;
1711if (!DP_ADD_TEMP_VAL(device, nvidia_name_0))
1712return 0;
1713if (!DP_ADD_TEMP_VAL(device, nvidia_compatible_1))
1714return 0;
1715if (!DP_ADD_TEMP_VAL(device, nvidia_device_type_1))
1716return 0;
1717if (!DP_ADD_TEMP_VAL(device, nvidia_name_1))
1718return 0;
1719if (devices_number == 1)
1720{
1721 if (!DP_ADD_TEMP_VAL(device, nvidia_device_type))
1722 return 0;
1723}
1724else
1725{
1726 if (!DP_ADD_TEMP_VAL(device, nvidia_device_type_child))
1727 return 0;
1728}
1729
1730// Rek : Dont use sprintf return, it does not WORK !! our custom sprintf() always return 0!
1731// len = sprintf(tmp, "Slot-%x", devices_number);
1732sprintf(tmp, "Slot-%x",devices_number);
1733devprop_add_value(device, "AAPL,slot-name", (uint8_t *) tmp, strlen(tmp));
1734devices_number++;
1735
1736return 1;
1737}
1738
1739int hex2bin(const char *hex, uint8_t *bin, int len)
1740{
1741char*p;
1742inti;
1743charbuf[3];
1744
1745if (hex == NULL || bin == NULL || len <= 0 || strlen(hex) != len * 2) {
1746printf("[ERROR] bin2hex input error\n");
1747return -1;
1748}
1749
1750buf[2] = '\0';
1751p = (char *) hex;
1752
1753for (i = 0; i < len; i++)
1754{
1755if (p[0] == '\0' || p[1] == '\0' || !isxdigit(p[0]) || !isxdigit(p[1])) {
1756printf("[ERROR] bin2hex '%s' syntax error\n", hex);
1757return -2;
1758}
1759buf[0] = *p++;
1760buf[1] = *p++;
1761bin[i] = (unsigned char) strtoul(buf, NULL, 16);
1762}
1763return 0;
1764}
1765
1766unsigned long long mem_detect(volatile uint8_t *regs, uint8_t nvCardType, pci_dt_t *nvda_dev, uint32_t device_id, uint32_t subsys_id)
1767{
1768unsigned long long vram_size = 0;
1769
1770// First check if any value exist in the plist
1771cardList_t * nvcard = FindCardWithIds(device_id, subsys_id);
1772if (nvcard)
1773{
1774if (nvcard->videoRam > 0)
1775{
1776vram_size = nvcard->videoRam * 1024 * 1024;
1777
1778return vram_size;
1779}
1780}
1781
1782// Then, Workaround for 9600M GT, GT 210/420/430/440/525M/540M & GTX 560M
1783switch (nvda_dev->device_id)
1784{
1785case 0x0647: // 9600M GT 0647
1786vram_size = 512*1024*1024;
1787break;
1788case 0x0649:// 9600M GT 0649
1789// 10DE06491043202D 1GB VRAM
1790if (((nvda_dev->subsys_id.subsys.vendor_id << 16) | nvda_dev->subsys_id.subsys.device_id) == 0x1043202D )
1791{
1792vram_size = 1024*1024*1024;
1793}
1794break;
1795case 0x0A65: // GT 210
1796case 0x0DE0: // GT 440
1797case 0x0DE1: // GT 430
1798case 0x0DE2: // GT 420
1799case 0x0DEC: // GT 525M 0DEC
1800vram_size = 1024*1024*1024;
1801break;
1802case 0x0DE9: // GT 630M
1803// 10DE0DE9103C181D 1GB VRAM
1804if (((nvda_dev->subsys_id.subsys.vendor_id << 16) | nvda_dev->subsys_id.subsys.device_id) == 0x103C181D )
1805{
1806vram_size = 1024*1024*1024;
1807}
1808break;
1809case 0x0DF4: // GT 540M
1810case 0x0DF5: // GT 525M 0DF5
1811vram_size = 1024*1024*1024;
1812break;
1813case 0x11C6:// GTX650TI 11C6
1814// 10DE11C61043842A 1GB VRAM
1815if (((nvda_dev->subsys_id.subsys.vendor_id << 16) | nvda_dev->subsys_id.subsys.device_id) == 0x1043842A )
1816{
1817vram_size = 1024*1024*1024;
1818}
1819break;
1820case 0x1251: // GTX 560M
1821vram_size = 1536*1024*1024;
1822break;
1823default:
1824break;
1825}
1826
1827if (!vram_size)
1828{ // Finally, if vram_size still not set do the calculation with our own method
1829if (nvCardType < NV_ARCH_50)
1830{
1831vram_size = REG32(NV04_PFB_FIFO_DATA);
1832vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
1833}
1834else if (nvCardType < NV_ARCH_C0)
1835{
1836vram_size = REG32(NV04_PFB_FIFO_DATA);
1837vram_size |= (vram_size & 0xff) << 32;
1838vram_size &= 0xffffffff00ll;
1839}
1840else // >= NV_ARCH_C0
1841{
1842vram_size = REG32(NVC0_MEM_CTRLR_RAM_AMOUNT) << 20;
1843vram_size *= REG32(NVC0_MEM_CTRLR_COUNT);
1844}
1845}
1846
1847return vram_size;
1848}
1849
1850static bool checkNvRomSig(uint8_t * aRom){
1851 return aRom != NULL && (aRom[0] == 0x55 && aRom[1] == 0xaa);
1852}
1853
1854bool setup_nvidia_devprop(pci_dt_t *nvda_dev)
1855{
1856struct DevPropDevice*device;
1857char*devicepath;
1858option_rom_pci_header_t *rom_pci_header;
1859volatile uint8_t*regs;
1860uint8_t*rom;
1861uint8_t*nvRom;
1862uint8_tnvCardType;
1863unsigned long longvideoRam;
1864uint32_tnvBiosOveride;
1865uint32_tbar[7];
1866uint32_tboot_display;
1867intnvPatch;
1868intlen;
1869charbiosVersion[32];
1870charnvFilename[32];
1871charkNVCAP[12];
1872char*model;
1873const char*value;
1874booldoit;
1875
1876fill_card_list();
1877
1878devicepath = get_pci_dev_path(nvda_dev);
1879bar[0] = pci_config_read32(nvda_dev->dev.addr, 0x10 );
1880regs = (uint8_t *) (bar[0] & ~0x0f);
1881
1882// get card type
1883nvCardType = (REG32(0) >> 20) & 0x1ff;
1884
1885model = get_nvidia_model(((nvda_dev->vendor_id << 16) | nvda_dev->device_id),((nvda_dev->subsys_id.subsys.vendor_id << 16) | nvda_dev->subsys_id.subsys.device_id));
1886
1887// Amount of VRAM in kilobytes
1888videoRam = mem_detect(regs, nvCardType, nvda_dev,((nvda_dev->vendor_id << 16) | nvda_dev->device_id),((nvda_dev->subsys_id.subsys.vendor_id << 16) | nvda_dev->subsys_id.subsys.device_id) );
1889
1890sprintf(nvFilename, "/Extra/%04x_%04x.rom", (uint16_t)nvda_dev->vendor_id,
1891(uint16_t)nvda_dev->device_id);
1892
1893if (getBoolForKey(kUseNvidiaROM, &doit, &bootInfo->chameleonConfig) && doit)
1894{
1895verbose("Looking for nvidia video bios file %s\n", nvFilename);
1896nvBiosOveride = load_nvidia_bios_file(nvFilename, &rom);
1897
1898if (nvBiosOveride > 0)
1899{
1900verbose("Using nVidia Video BIOS File %s (%d Bytes)\n", nvFilename, nvBiosOveride);
1901DBG("%s Signature 0x%02x%02x %d bytes\n", nvFilename, rom[0], rom[1], nvBiosOveride);
1902}
1903else
1904{
1905printf("ERROR: unable to open nVidia Video BIOS File %s\n", nvFilename);
1906return false;
1907}
1908}
1909else
1910{
1911 rom = malloc(NVIDIA_ROM_SIZE);
1912
1913// Otherwise read bios from card
1914nvBiosOveride = 0;
1915
1916 // PROM first
1917 // Enable PROM access
1918 (REG32(NV_PBUS_PCI_NV_20)) = NV_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED;
1919 nvRom = (uint8_t*)&regs[NV_PROM_OFFSET];
1920
1921 // Valid Signature ?
1922if (checkNvRomSig(nvRom))
1923{
1924 bcopy((uint8_t *)nvRom, rom, NVIDIA_ROM_SIZE);
1925 DBG("PROM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1926 }
1927 else
1928 {
1929
1930 // disable PROM access
1931 (REG32(NV_PBUS_PCI_NV_20)) = NV_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED;
1932
1933 //PRAM next
1934 nvRom = (uint8_t*)&regs[NV_PRAMIN_OFFSET];
1935
1936 if(checkNvRomSig(nvRom))
1937 {
1938 bcopy((uint32_t *)nvRom, rom, NVIDIA_ROM_SIZE);
1939 DBG("PRAM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1940 }
1941 else
1942 {
1943// 0xC0000 last
1944bcopy((char *)0xc0000, rom, NVIDIA_ROM_SIZE);
1945
1946// Valid Signature ?
1947if (!checkNvRomSig(rom))
1948{
1949printf("ERROR: Unable to locate nVidia Video BIOS\n");
1950return false;
1951}
1952 else
1953 {
1954 DBG("ROM Address 0x%x Signature 0x%02x%02x\n", nvRom, rom[0], rom[1]);
1955 }
1956 }//end PRAM check
1957 }//end PROM check
1958 }//end load rom from bios
1959
1960if ((nvPatch = patch_nvidia_rom(rom)) == PATCH_ROM_FAILED)
1961{
1962printf("ERROR: nVidia ROM Patching Failed!\n");
1963//return false;
1964}
1965
1966rom_pci_header = (option_rom_pci_header_t*)(rom + *(uint16_t *)&rom[24]);
1967
1968// check for 'PCIR' sig
1969if (rom_pci_header->signature == 0x50434952)
1970{
1971if (rom_pci_header->device_id != nvda_dev->device_id)
1972{
1973// Get Model from the OpROM
1974model = get_nvidia_model(((rom_pci_header->vendor_id << 16) | rom_pci_header->device_id), 0);
1975
1976// Get VRAM again
1977videoRam = mem_detect(regs, nvCardType, nvda_dev, ((rom_pci_header->vendor_id << 16) | rom_pci_header->device_id), 0);
1978
1979}
1980else
1981{
1982printf("nVidia incorrect PCI ROM signature: 0x%x\n", rom_pci_header->signature);
1983}
1984}
1985
1986verbose("%s %dMB NV%02x [%04x:%04x]-[%04x:%04x] :: %s device number: %d\n",
1987model, (uint32_t)(videoRam / 1024 / 1024),
1988(REG32(0) >> 20) & 0x1ff, nvda_dev->vendor_id, nvda_dev->device_id,
1989nvda_dev->subsys_id.subsys.vendor_id, nvda_dev->subsys_id.subsys.device_id,
1990devicepath, devices_number);
1991
1992if (!string) {
1993string = devprop_create_string();
1994}
1995device = devprop_add_device(string, devicepath);
1996
1997/* FIXME: for primary graphics card only */
1998boot_display = 1;
1999if (devices_number == 1)
2000{
2001devprop_add_value(device, "@0,AAPL,boot-display", (uint8_t*)&boot_display, 4);
2002}
2003
2004if (nvPatch == PATCH_ROM_SUCCESS_HAS_LVDS) {
2005uint8_t built_in = 0x01;
2006devprop_add_value(device, "@0,built-in", &built_in, 1);
2007}
2008
2009// get bios version
2010const int MAX_BIOS_VERSION_LENGTH = 32;
2011char* version_str = (char*)malloc(MAX_BIOS_VERSION_LENGTH);
2012
2013memset(version_str, 0, MAX_BIOS_VERSION_LENGTH);
2014
2015int i, version_start;
2016int crlf_count = 0;
2017
2018// only search the first 384 bytes
2019for (i = 0; i < 0x180; i++)
2020{
2021if (rom[i] == 0x0D && rom[i+1] == 0x0A)
2022{
2023crlf_count++;
2024// second 0x0D0A was found, extract bios version
2025if (crlf_count == 2)
2026{
2027if (rom[i-1] == 0x20) i--; // strip last " "
2028
2029for (version_start = i; version_start > (i-MAX_BIOS_VERSION_LENGTH); version_start--)
2030{
2031// find start
2032if (rom[version_start] == 0x00)
2033{
2034version_start++;
2035
2036// strip "Version "
2037if (strncmp((const char*)rom+version_start, "Version ", 8) == 0)
2038{
2039version_start += 8;
2040}
2041
2042strncpy(version_str, (const char*)rom+version_start, i-version_start);
2043break;
2044}
2045}
2046break;
2047}
2048}
2049}
2050
2051sprintf(biosVersion, "%s", (nvBiosOveride > 0) ? nvFilename : version_str);
2052sprintf(kNVCAP, "NVCAP_%04x", nvda_dev->device_id);
2053
2054if (getValueForKey(kNVCAP, &value, &len, &bootInfo->chameleonConfig) && len == NVCAP_LEN * 2)
2055{
2056uint8_t new_NVCAP[NVCAP_LEN];
2057
2058if (hex2bin(value, new_NVCAP, NVCAP_LEN) == 0)
2059{
2060verbose("Using user supplied NVCAP for %s :: %s\n", model, devicepath);
2061memcpy(default_NVCAP, new_NVCAP, NVCAP_LEN);
2062}
2063}
2064
2065if (getValueForKey(kDcfg0, &value, &len, &bootInfo->chameleonConfig) && len == DCFG0_LEN * 2)
2066{
2067uint8_t new_dcfg0[DCFG0_LEN];
2068
2069if (hex2bin(value, new_dcfg0, DCFG0_LEN) == 0)
2070{
2071memcpy(default_dcfg_0, new_dcfg0, DCFG0_LEN);
2072
2073verbose("Using user supplied @0,display-cfg\n");
2074printf("@0,display-cfg: %02x%02x%02x%02x\n",
2075 default_dcfg_0[0], default_dcfg_0[1], default_dcfg_0[2], default_dcfg_0[3]);
2076}
2077}
2078
2079if (getValueForKey(kDcfg1, &value, &len, &bootInfo->chameleonConfig) && len == DCFG1_LEN * 2)
2080{
2081uint8_t new_dcfg1[DCFG1_LEN];
2082
2083if (hex2bin(value, new_dcfg1, DCFG1_LEN) == 0)
2084{
2085memcpy(default_dcfg_1, new_dcfg1, DCFG1_LEN);
2086
2087verbose("Using user supplied @1,display-cfg\n");
2088printf("@1,display-cfg: %02x%02x%02x%02x\n",
2089 default_dcfg_1[0], default_dcfg_1[1], default_dcfg_1[2], default_dcfg_1[3]);
2090}
2091}
2092
2093#if DEBUG_NVCAP
2094printf("NVCAP: %02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x-%02x%02x%02x%02x\n",
2095default_NVCAP[0], default_NVCAP[1], default_NVCAP[2], default_NVCAP[3],
2096default_NVCAP[4], default_NVCAP[5], default_NVCAP[6], default_NVCAP[7],
2097default_NVCAP[8], default_NVCAP[9], default_NVCAP[10], default_NVCAP[11],
2098default_NVCAP[12], default_NVCAP[13], default_NVCAP[14], default_NVCAP[15],
2099default_NVCAP[16], default_NVCAP[17], default_NVCAP[18], default_NVCAP[19]);
2100#endif
2101
2102devprop_add_nvidia_template(device);
2103devprop_add_value(device, "NVCAP", default_NVCAP, NVCAP_LEN);
2104devprop_add_value(device, "NVPM", default_NVPM, NVPM_LEN);
2105devprop_add_value(device, "VRAM,totalsize", (uint8_t*)&videoRam, 4);
2106devprop_add_value(device, "model", (uint8_t*)model, strlen(model) + 1);
2107devprop_add_value(device, "rom-revision", (uint8_t*)biosVersion, strlen(biosVersion) + 1);
2108devprop_add_value(device, "@0,display-cfg", default_dcfg_0, DCFG0_LEN);
2109devprop_add_value(device, "@1,display-cfg", default_dcfg_1, DCFG1_LEN);
2110
2111if (getBoolForKey(kVBIOS, &doit, &bootInfo->chameleonConfig) && doit)
2112{
2113devprop_add_value(device, "vbios", rom, (nvBiosOveride > 0) ? nvBiosOveride : (rom[2] * 512));
2114}
2115
2116//add HDMI Audio back to nvidia
2117doit = false;
2118//http://forge.voodooprojects.org/p/chameleon/issues/67/
2119if(getBoolForKey(kEnableHDMIAudio, &doit, &bootInfo->chameleonConfig) && doit)
2120{
2121static uint8_t connector_type_1[]= {0x00, 0x08, 0x00, 0x00};
2122devprop_add_value(device, "@1,connector-type",connector_type_1, 4);
2123}
2124//end Nvidia HDMI Audio
2125
2126stringdata = malloc(sizeof(uint8_t) * string->length);
2127memcpy(stringdata, (uint8_t*)devprop_generate_string(string), string->length);
2128stringlength = string->length;
2129
2130free(rom);
2131return true;
2132}
2133

Archive Download this file

Revision: 2215