Chameleon

Chameleon Svn Source Tree

Root/branches/ErmaC/Enoch/i386/libsaio/hda.c

1/*
2 *HDA injector / Audio Enabler
3 *
4 *Copyright (C) 2012Chameleon Team
5 *Edit by Fabio (ErmaC)
6 *HDA bus scans and codecs enumeration by Zenith432
7 *
8 *HDA injector is free software: you can redistribute it and/or modify
9 *it under the terms of the GNU General Public License as published by
10 *the Free Software Foundation, either version 3 of the License, or
11 *(at your option) any later version.
12 *
13 *HDA injector is distributed in the hope that it will be useful,
14 *but WITHOUT ANY WARRANTY; without even the implied warranty of
15 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 *GNU General Public License for more details.
17 *
18 *Alternatively you can choose to comply with APSL
19 *
20 *Permission is hereby granted, free of charge, to any person obtaining a
21 *copy of this software and associated documentation files (the "Software"),
22 *to deal in the Software without restriction, including without limitation
23 *the rights to use, copy, modify, merge, publish, distribute, sublicense,
24 *and/or sell copies of the Software, and to permit persons to whom the
25 *Software is furnished to do so, subject to the following conditions:
26 *
27 *The above copyright notice and this permission notice shall be included in
28 *all copies or substantial portions of the Software.
29 *
30 ******************************************************************************
31 * http://www.leidinger.net/FreeBSD/dox/dev_sound/html/df/d54/hdac_8c_source.html
32 *
33 * Copyright (c) 2006 Stephane E. Potvin <sepotvin@videotron.ca>
34 * Copyright (c) 2006 Ariff Abdullah <ariff@FreeBSD.org>
35 * Copyright (c) 2008-2012 Alexander Motin <mav@FreeBSD.org>
36 * All rights reserved.
37 *
38 * Redistribution and use in source and binary forms, with or without
39 * modification, are permitted provided that the following conditions
40 * are met:
41 * 1. Redistributions of source code must retain the above copyright
42 * notice, this list of conditions and the following disclaimer.
43 * 2. Redistributions in binary form must reproduce the above copyright
44 * notice, this list of conditions and the following disclaimer in the
45 * documentation and/or other materials provided with the distribution.
46 *
47 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
48 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
49 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
50 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
51 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
52 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
53 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
54 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
55 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
56 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
57 * SUCH DAMAGE.
58 *
59 * Intel High Definition Audio (Controller) driver for FreeBSD.
60 *
61 ******************************************************************************/
62
63#include "boot.h"
64#include "bootstruct.h"
65#include "cpu.h"
66#include "pci.h"
67#include "pci_root.h"
68#include "platform.h"
69#include "device_inject.h"
70#include "convert.h"
71#include "hda.h"
72
73#define STRINGIFY(x) #x
74#define TOSTRING(x) STRINGIFY(x)
75
76#define HEADER __FILE__ " [" TOSTRING(__LINE__) "]: "
77
78#ifndef DEBUG_HDA
79#define DEBUG_HDA 0
80#endif
81
82#if DEBUG_HDA
83#define DBG(x...) verbose(x)
84#else
85#define DBG(x...)
86#endif
87
88#ifndef DEBUG_CODEC
89#define DEBUG_CODEC 0
90#endif
91
92#if DEBUG_CODEC
93#define CDBG(x...) verbose(x)
94#else
95#define CDBG(x...)
96#endif
97
98#define UNKNOWN "Unknown "
99
100#define hdacc_lock(codec) snd_mtxlock((codec)->lock)
101#define hdacc_unlock(codec) snd_mtxunlock((codec)->lock)
102#define hdacc_lockassert(codec) snd_mtxassert((codec)->lock)
103#define hdacc_lockowned(codec) mtx_owned((codec)->lock)
104
105const char *hda_slot_name[]={ "AAPL,slot-name", "Built In" };
106
107uint8_t default_HDEF_layout_id[]={0x01, 0x00, 0x00, 0x00};
108#define HDEF_LEN ( sizeof(default_HDEF_layout_id) / sizeof(uint8_t) )
109uint8_t default_HDAU_layout_id[]={0x01, 0x00, 0x00, 0x00};
110#define HDAU_LEN ( sizeof(default_HDAU_layout_id) / sizeof(uint8_t) )
111static uint8_t connector_type_value[] ={0x00, 0x08, 0x00, 0x00};
112
113/* Structures */
114
115static hda_controller_devices know_hda_controller[] = {
116//8086 Intel Corporation
117{ HDA_INTEL_OAK,"Oaktrail"/*, 0, 0 */ },
118{ HDA_INTEL_BAY,"BayTrail"/*, 0, 0 */ },
119{ HDA_INTEL_HSW1,"Haswell"/*, 0, 0 */ },
120{ HDA_INTEL_HSW2,"Haswell"/*, 0, 0 */ },
121{ HDA_INTEL_HSW3,"Haswell"/*, 0, 0 */ },
122{ HDA_INTEL_BDW,"Broadwell"/*, 0, 0 */ },
123{ HDA_INTEL_BROXTON_T,"Broxton-T"/*, 0, 0 */ },
124{ HDA_INTEL_CPT,"Cougar Point"/*, 0, 0 */ },
125{ HDA_INTEL_PATSBURG,"Patsburg"/*, 0, 0 */ },
126{ HDA_INTEL_PPT1,"Panther Point"/*, 0, 0 */ },
127{ HDA_INTEL_BRASWELL,"Braswell"/*, 0, 0 */ },
128{ HDA_INTEL_82801F,"82801F"/*, 0, 0 */ },
129{ HDA_INTEL_63XXESB,"631x/632xESB"/*, 0, 0 */ },
130{ HDA_INTEL_82801G,"82801G"/*, 0, 0 */ },
131{ HDA_INTEL_82801H,"82801H"/*, 0, 0 */ },
132{ HDA_INTEL_82801I,"82801I"/*, 0, 0 */ },
133{ HDA_INTEL_ICH9,"ICH9"/*, 0, 0 */ },
134{ HDA_INTEL_82801JI,"82801JI"/*, 0, 0 */ },
135{ HDA_INTEL_82801JD,"82801JD"/*, 0, 0 */ },
136{ HDA_INTEL_PCH,"5 Series/3400 Series"/*, 0, 0 */ },
137{ HDA_INTEL_PCH2,"5 Series/3400 Series"/*, 0, 0 */ },
138{ HDA_INTEL_BROXTON_P,"Apollolake"/*, 0, 0 */ }, // Broxton-P
139{ HDA_INTEL_SCH,"SCH"/*, 0, 0 */ },
140{ HDA_INTEL_LPT1,"Lynx Point"/*, 0, 0 */ },
141{ HDA_INTEL_LPT2,"Lynx Point"/*, 0, 0 */ },
142{ HDA_INTEL_WCPT,"Wildcat Point"/*, 0, 0 */ },
143{ HDA_INTEL_WELLS1,"Wellsburg"/*, 0, 0 */ },
144{ HDA_INTEL_WELLS2,"Wellsburg"/*, 0, 0 */ },
145{ HDA_INTEL_WCPTLP,"Wildcat Point-LP"/*, 0, 0 */ },
146{ HDA_INTEL_LPTLP1,"Lynx Point-LP"/*, 0, 0 */ },
147{ HDA_INTEL_LPTLP2,"Lynx Point-LP"/*, 0, 0 */ },
148{ HDA_INTEL_SRSPLP,"Sunrise Point-LP"/*, 0, 0 */ },
149{ HDA_INTEL_KABYLAKE_LP, "Kabylake-LP"/*, 0, 0 */ }, // Kabylake-LP
150{ HDA_INTEL_SRSP,"Sunrise Point"/*, 0, 0 */ },
151{ HDA_INTEL_KABYLAKE,"Kabylake"/*, 0, 0 */ }, // Kabylake
152{ HDA_INTEL_LEWISBURG1,"Lewisburg"/*, 0, 0 */ }, // Lewisburg
153{ HDA_INTEL_LEWISBURG2,"Lewisburg"/*, 0, 0 */ }, // Lewisburg
154{ HDA_INTEL_UNPT,"Union Point"/*, 0, 0 */ }, // Kabylake-H
155
156//10de NVIDIA Corporation
157{ HDA_NVIDIA_MCP51,"MCP51" /*, 0, HDAC_QUIRK_MSI */ },
158{ HDA_NVIDIA_MCP55,"MCP55" /*, 0, HDAC_QUIRK_MSI */ },
159{ HDA_NVIDIA_MCP61_1,"MCP61" /*, 0, 0 */ },
160{ HDA_NVIDIA_MCP61_2,"MCP61" /*, 0, 0 */ },
161{ HDA_NVIDIA_MCP65_1,"MCP65" /*, 0, 0 */ },
162{ HDA_NVIDIA_MCP65_2,"MCP65" /*, 0, 0 */ },
163{ HDA_NVIDIA_MCP67_1,"MCP67" /*, 0, 0 */ },
164{ HDA_NVIDIA_MCP67_2,"MCP67" /*, 0, 0 */ },
165{ HDA_NVIDIA_MCP73_1,"MCP73" /*, 0, 0 */ },
166{ HDA_NVIDIA_MCP73_2,"MCP73" /*, 0, 0 */ },
167{ HDA_NVIDIA_MCP78_1,"MCP78" /*, 0, HDAC_QUIRK_64BIT */ },
168{ HDA_NVIDIA_MCP78_2,"MCP78" /*, 0, HDAC_QUIRK_64BIT */ },
169{ HDA_NVIDIA_MCP78_3,"MCP78" /*, 0, HDAC_QUIRK_64BIT */ },
170{ HDA_NVIDIA_MCP78_4,"MCP78" /*, 0, HDAC_QUIRK_64BIT */ },
171{ HDA_NVIDIA_MCP79_1,"MCP79" /*, 0, 0 */ },
172{ HDA_NVIDIA_MCP79_2,"MCP79" /*, 0, 0 */ },
173{ HDA_NVIDIA_MCP79_3,"MCP79" /*, 0, 0 */ },
174{ HDA_NVIDIA_MCP79_4,"MCP79" /*, 0, 0 */ },
175{ HDA_NVIDIA_MCP89_1,"MCP89" /*, 0, 0 */ },
176{ HDA_NVIDIA_MCP89_2,"MCP89" /*, 0, 0 */ },
177{ HDA_NVIDIA_MCP89_3,"MCP89" /*, 0, 0 */ },
178{ HDA_NVIDIA_MCP89_4,"MCP89" /*, 0, 0 */ },
179{ HDA_NVIDIA_0BE2,"(0x0be2)" /*, 0, HDAC_QUIRK_MSI */ },
180{ HDA_NVIDIA_0BE3,"(0x0be3)" /*, 0, HDAC_QUIRK_MSI */ },
181{ HDA_NVIDIA_0BE4,"(0x0be4)" /*, 0, HDAC_QUIRK_MSI */ },
182{ HDA_NVIDIA_GT100,"GT100" /*, 0, HDAC_QUIRK_MSI */ },
183{ HDA_NVIDIA_GT104,"GT104" /*, 0, HDAC_QUIRK_MSI */ },
184{ HDA_NVIDIA_GT106,"GT106" /*, 0, HDAC_QUIRK_MSI */ },
185{ HDA_NVIDIA_GT108,"GT108" /*, 0, HDAC_QUIRK_MSI */ },
186{ HDA_NVIDIA_GT116,"GT116" /*, 0, HDAC_QUIRK_MSI */ },
187{ HDA_NVIDIA_GF119,"GF119" /*, 0, 0 */ },
188{ HDA_NVIDIA_GF110_1,"GF110" /*, 0, HDAC_QUIRK_MSI */ },
189{ HDA_NVIDIA_GF110_2,"GF110" /*, 0, HDAC_QUIRK_MSI */ },
190{ HDA_NVIDIA_GK110,"GK110" /*, 0, ? */ },
191{ HDA_NVIDIA_GK106,"GK106" /*, 0, ? */ },
192{ HDA_NVIDIA_GK107,"GK107" /*, 0, ? */ },
193{ HDA_NVIDIA_GK104,"GK104" /*, 0, ? */ },
194{ HDA_NVIDIA_GP104_2,"Pascal GP104-200" /*, 0, ? */ },
195{ HDA_NVIDIA_GM204_2,"Maxwell GP204-200" /*, 0, ? */ },
196
197//1002 Advanced Micro Devices [AMD] nee ATI Technologies Inc
198{ HDA_ATI_SB450,"SB4x0" /*, 0, 0 */ },
199{ HDA_ATI_SB600,"SB600" /*, 0, 0 */ },
200{ HDA_ATI_RS600,"RS600" /*, 0, 0 */ },
201{ HDA_ATI_HUDSON,"Hudson" /*, 0, 0 */ },
202{ HDA_ATI_RS690,"RS690" /*, 0, 0 */ },
203{ HDA_ATI_RS780,"RS780" /*, 0, 0 */ },
204{ HDA_ATI_RS880,"RS880" /*, 0, 0 */ },
205{ HDA_ATI_TRINITY,"Trinity" /*, 0, ? */ },
206{ HDA_ATI_R600,"R600" /*, 0, 0 */ },
207{ HDA_ATI_RV610,"RV610" /*, 0, 0 */ },
208{ HDA_ATI_RV620,"RV620" /*, 0, 0 */ },
209{ HDA_ATI_RV630,"RV630" /*, 0, 0 */ },
210{ HDA_ATI_RV635,"RV635" /*, 0, 0 */ },
211{ HDA_ATI_RV710,"RV710" /*, 0, 0 */ },
212{ HDA_ATI_RV730,"RV730" /*, 0, 0 */ },
213{ HDA_ATI_RV740,"RV740" /*, 0, 0 */ },
214{ HDA_ATI_RV770,"RV770" /*, 0, 0 */ },
215{ HDA_ATI_RV810,"RV810" /*, 0, 0 */ },
216{ HDA_ATI_RV830,"RV830" /*, 0, 0 */ },
217{ HDA_ATI_RV840,"RV840" /*, 0, 0 */ },
218{ HDA_ATI_RV870,"RV870" /*, 0, 0 */ },
219{ HDA_ATI_RV910,"RV910" /*, 0, 0 */ },
220{ HDA_ATI_RV930,"RV930" /*, 0, 0 */ },
221{ HDA_ATI_RV940,"RV940" /*, 0, 0 */ },
222{ HDA_ATI_RV970,"RV970" /*, 0, 0 */ },
223{ HDA_ATI_R1000,"R1000" /*, 0, 0 */ }, // HDMi
224{ HDA_ATI_SI,"SI" /*, 0, 0 */ },
225{ HDA_ATI_VERDE,"Cape Verde" /*, 0, ? */ }, // HDMi
226
227//17f3 RDC Semiconductor, Inc.
228{ HDA_RDC_M3010,"M3010" /*, 0, 0 */ },
229
230//1106 VIA Technologies, Inc.
231{ HDA_VIA_VT82XX,"VT8251/8237A" /*, 0, 0 */ },
232
233//1039 Silicon Integrated Systems [SiS]
234{ HDA_SIS_966,"966" /*, 0, 0 */ },
235
236//10b9 ULi Electronics Inc.(Split off ALi Corporation in 2003)
237{ HDA_ULI_M5461,"M5461" /*, 0, 0 */ },
238
239/* Unknown */
240{ HDA_INTEL_ALL,"Unknown Intel device" /*, 0, 0 */ },
241{ HDA_NVIDIA_ALL,"Unknown NVIDIA device" /*, 0, 0 */ },
242{ HDA_ATI_ALL,"Unknown ATI device" /*, 0, 0 */ },
243{ HDA_VIA_ALL,"Unknown VIA device" /*, 0, 0 */ },
244{ HDA_SIS_ALL,"Unknown SiS device" /*, 0, 0 */ },
245{ HDA_ULI_ALL,"Unknown ULI device" /*, 0, 0 */ },
246};
247#define HDAC_DEVICES_LEN (sizeof(know_hda_controller) / sizeof(know_hda_controller[0]))
248
249/* CODECs */
250/*
251 * ErmaC: There's definitely a lot of different versions of the same audio codec variant out there...
252 * in the next struct you will find a "generic" but IMHO detailed list of
253 * possible codec... anyway to specific a new one or find difference beetween revision
254 * check it under linux enviroment with:
255 * $cat /proc/asound/Intel/codec#0
256 * --------------------------------
257 * Codec: Analog Devices AD1989B
258 * Address: 0
259 * AFG Function Id: 0x1 (unsol 0)
260 * Vendor Id: 0x11d4989b
261 * Subsystem Id: 0x10438372
262 * Revision Id: 0x100300
263 * --------------------------------
264 * or
265 * $cat /proc/asound/NVidia/codec#0
266 * --------------------------------
267 * Codec: Nvidia GPU 14 HDMI/DP
268 * Address: 0
269 * AFG Function Id: 0x1 (unsol 0)
270 * Vendor Id: 0x10de0014
271 * Subsystem Id: 0x10de0101
272 * Revision Id: 0x100100
273 * --------------------------------
274 */
275
276static hdacc_codecs know_codecs[] = {
277{ HDA_CODEC_CS4206, 0,"CS4206" },
278{ HDA_CODEC_CS4207, 0,"CS4207" },
279{ HDA_CODEC_CS4208, 0,"CS4208" },
280{ HDA_CODEC_CS4210, 0,"CS4210" },
281{ HDA_CODEC_CS4213, 0, "CS4213" },
282
283{ HDA_CODEC_ALC221, 0, "ALC221" },
284{ HDA_CODEC_ALC231, 0, "ALC231" },
285{ HDA_CODEC_ALC233, 0, "ALC233" },
286{ HDA_CODEC_ALC233, 0x0003,"ALC3236" },
287{ HDA_CODEC_ALC235, 0, "ALC235" },
288{ HDA_CODEC_ALC255, 0, "ALC255" },
289{ HDA_CODEC_ALC256, 0, "ALC256" },
290{ HDA_CODEC_ALC260, 0, "ALC260" },
291//{ HDA_CODEC_ALC262, 0x0100,"ALC262" }, // Revision Id: 0x100100
292{ HDA_CODEC_ALC262, 0, "ALC262" },
293{ HDA_CODEC_ALC267, 0, "ALC267" },
294{ HDA_CODEC_ALC268, 0, "ALC268" },
295{ HDA_CODEC_ALC269, 0, "ALC269" },
296{ HDA_CODEC_ALC270, 0, "ALC270" },
297{ HDA_CODEC_ALC272, 0, "ALC272" },
298{ HDA_CODEC_ALC273, 0, "ALC273" },
299{ HDA_CODEC_ALC275, 0, "ALC275" },
300{ HDA_CODEC_ALC276, 0, "ALC276" },
301{ HDA_CODEC_ALC280, 0, "ALC280" },
302{ HDA_CODEC_ALC282, 0, "ALC282" },
303{ HDA_CODEC_ALC283, 0, "ALC283" },
304{ HDA_CODEC_ALC284, 0, "ALC284" },
305{ HDA_CODEC_ALC285, 0, "ALC285" },
306{ HDA_CODEC_ALC286, 0, "ALC286" },
307{ HDA_CODEC_ALC288, 0, "ALC288" },
308{ HDA_CODEC_ALC290, 0, "ALC290" },
309{ HDA_CODEC_ALC292, 0, "ALC292" },
310{ HDA_CODEC_ALC292, 0x0001, "ALC3232" },
311{ HDA_CODEC_ALC293, 0, "ALC293" },
312{ HDA_CODEC_ALC298, 0, "ALC298" },
313{ HDA_CODEC_ALC660, 0, "ALC660-VD" },
314{ HDA_CODEC_ALC662, 0, "ALC662" },
315{ HDA_CODEC_ALC662, 0x0101,"ALC662 rev1" },
316{ HDA_CODEC_ALC662, 0x0002,"ALC662 rev2" },
317{ HDA_CODEC_ALC662, 0x0300,"ALC662 rev3" },
318{ HDA_CODEC_ALC663, 0, "ALC663" },
319{ HDA_CODEC_ALC665, 0, "ALC665" },
320{ HDA_CODEC_ALC667, 0, "ALC667" },
321{ HDA_CODEC_ALC668, 0, "ALC668" },
322{ HDA_CODEC_ALC670, 0, "ALC670" },
323{ HDA_CODEC_ALC671, 0, "ALC671" },
324{ HDA_CODEC_ALC680, 0, "ALC680" },
325{ HDA_CODEC_ALC861, 0x0340,"ALC660" },
326{ HDA_CODEC_ALC861, 0, "ALC861" },
327{ HDA_CODEC_ALC861VD, 0, "ALC861-VD" },
328{ HDA_CODEC_ALC867, 0, "ALC891" },
329//{ HDA_CODEC_ALC880, 0x0800,"ALC880" }, // Revision Id: 0x100800
330{ HDA_CODEC_ALC880, 0, "ALC880" },
331{ HDA_CODEC_ALC882, 0, "ALC882" },
332{ HDA_CODEC_ALC883, 0, "ALC883" },
333{ HDA_CODEC_ALC885, 0x0101,"ALC889A" }, // Revision Id: 0x100101
334{ HDA_CODEC_ALC885, 0x0103,"ALC889A" }, // Revision Id: 0x100103
335{ HDA_CODEC_ALC885, 0, "ALC885" },
336{ HDA_CODEC_ALC886, 0, "ALC886" },
337{ HDA_CODEC_ALC887, 0, "ALC887" },
338{ HDA_CODEC_ALC888, 0x0101,"ALC1200" }, // Revision Id: 0x100101
339{ HDA_CODEC_ALC888, 0, "ALC888" },
340{ HDA_CODEC_ALC889, 0, "ALC889" },
341{ HDA_CODEC_ALC892, 0, "ALC892" },
342{ HDA_CODEC_ALC898, 0, "ALC898" },
343//{ HDA_CODEC_ALC899, 0,"ALC899" },
344{ HDA_CODEC_ALC900, 0, "ALC1150" },
345{ HDA_CODEC_ALCS1220A, 0,"ALCS1220A" },
346{ HDA_CODEC_ALC1220, 0, "ALC1220" },
347
348{ HDA_CODEC_AD1882, 0, "AD1882" },
349{ HDA_CODEC_AD1882A, 0, "AD1882A" },
350{ HDA_CODEC_AD1883, 0, "AD1883" },
351{ HDA_CODEC_AD1884, 0, "AD1884" },
352{ HDA_CODEC_AD1884A, 0, "AD1884A" },
353{ HDA_CODEC_AD1981HD, 0, "AD1981HD" },
354{ HDA_CODEC_AD1983, 0, "AD1983" },
355{ HDA_CODEC_AD1984, 0, "AD1984" },
356{ HDA_CODEC_AD1984A, 0, "AD1984A" },
357{ HDA_CODEC_AD1984B, 0, "AD1984B" },
358{ HDA_CODEC_AD1986A, 0, "AD1986A" },
359{ HDA_CODEC_AD1987, 0, "AD1987" },
360{ HDA_CODEC_AD1988, 0, "AD1988A" },
361{ HDA_CODEC_AD1988B, 0, "AD1988B" },
362{ HDA_CODEC_AD1989A, 0, "AD1989A" },
363{ HDA_CODEC_AD1989B, 0x0200,"AD2000B" }, // Revision Id: 0x100200
364{ HDA_CODEC_AD1989B, 0x0300,"AD2000B" }, // Revision Id: 0x100300
365{ HDA_CODEC_AD1989B, 0, "AD1989B" },
366
367{ HDA_CODEC_XFIEA, 0, "X-Fi Extreme A" },
368{ HDA_CODEC_XFIED, 0, "X-Fi Extreme D" },
369{ HDA_CODEC_CA0132, 0, "CA0132" },
370{ HDA_CODEC_SB0880, 0, "SB0880 X-Fi" },
371{ HDA_CODEC_CMI9880, 0, "CMI9880" },
372{ HDA_CODEC_CMI98802, 0, "CMI9880" },
373
374{ HDA_CODEC_CXD9872RDK, 0, "CXD9872RD/K" },
375{ HDA_CODEC_CXD9872AKD, 0, "CXD9872AKD" },
376{ HDA_CODEC_STAC9200D, 0, "STAC9200D" },
377{ HDA_CODEC_STAC9204X, 0, "STAC9204X" },
378{ HDA_CODEC_STAC9204D, 0, "STAC9204D" },
379{ HDA_CODEC_STAC9205X, 0, "STAC9205X" },
380{ HDA_CODEC_STAC9205D, 0, "STAC9205D" },
381{ HDA_CODEC_STAC9220, 0, "STAC9220" },
382{ HDA_CODEC_STAC9220_A1, 0, "STAC9220_A1" },
383{ HDA_CODEC_STAC9220_A2, 0, "STAC9220_A2" },
384{ HDA_CODEC_STAC9221, 0, "STAC9221" },
385{ HDA_CODEC_STAC9221_A2, 0, "STAC9221_A2" },
386{ HDA_CODEC_STAC9221D, 0, "STAC9221D" },
387{ HDA_CODEC_STAC922XD, 0, "STAC9220D/9223D" },
388{ HDA_CODEC_STAC9227X, 0, "STAC9227X" },
389{ HDA_CODEC_STAC9227D, 0, "STAC9227D" },
390{ HDA_CODEC_STAC9228X, 0, "STAC9228X" },
391{ HDA_CODEC_STAC9228D, 0, "STAC9228D" },
392{ HDA_CODEC_STAC9229X, 0, "STAC9229X" },
393{ HDA_CODEC_STAC9229D, 0, "STAC9229D" },
394{ HDA_CODEC_STAC9230X, 0, "STAC9230X" },
395{ HDA_CODEC_STAC9230D, 0, "STAC9230D" },
396{ HDA_CODEC_STAC9250, 0, "STAC9250" },
397{ HDA_CODEC_STAC9250D, 0,"STAC9250D" },
398{ HDA_CODEC_STAC9251, 0, "STAC9251" },
399{ HDA_CODEC_STAC9250D_1, 0,"STAC9250D" },
400{ HDA_CODEC_STAC9255, 0, "STAC9255" },
401{ HDA_CODEC_STAC9255D, 0, "STAC9255D" },
402{ HDA_CODEC_STAC9254, 0, "STAC9254" },
403{ HDA_CODEC_STAC9254D, 0, "STAC9254D" },
404{ HDA_CODEC_STAC9271X, 0, "STAC9271X" },
405{ HDA_CODEC_STAC9271D, 0, "STAC9271D" },
406{ HDA_CODEC_STAC9272X, 0, "STAC9272X" },
407{ HDA_CODEC_STAC9272D, 0, "STAC9272D" },
408{ HDA_CODEC_STAC9273X, 0, "STAC9273X" },
409{ HDA_CODEC_STAC9273D, 0, "STAC9273D" },
410{ HDA_CODEC_STAC9274, 0, "STAC9274" },
411{ HDA_CODEC_STAC9274D, 0, "STAC9274D" },
412{ HDA_CODEC_STAC9274X5NH, 0, "STAC9274X5NH" },
413{ HDA_CODEC_STAC9274D5NH, 0, "STAC9274D5NH" },
414{ HDA_CODEC_STAC9202, 0,"STAC9202" },
415{ HDA_CODEC_STAC9202D, 0,"STAC9202D" },
416{ HDA_CODEC_STAC9872AK, 0, "STAC9872AK" },
417
418{ HDA_CODEC_IDT92HD005, 0, "92HD005" },
419{ HDA_CODEC_IDT92HD005D, 0, "92HD005D" },
420{ HDA_CODEC_IDT92HD206X, 0, "92HD206X" },
421{ HDA_CODEC_IDT92HD206D, 0, "92HD206D" },
422{ HDA_CODEC_IDT92HD66B1X5, 0, "92HD66B1X5" },
423{ HDA_CODEC_IDT92HD66B2X5, 0, "92HD66B2X5" },
424{ HDA_CODEC_IDT92HD66B3X5, 0, "92HD66B3X5" },
425{ HDA_CODEC_IDT92HD66C1X5, 0, "92HD66C1X5" },
426{ HDA_CODEC_IDT92HD66C2X5, 0, "92HD66C2X5" },
427{ HDA_CODEC_IDT92HD66C3X5, 0, "92HD66C3X5" },
428{ HDA_CODEC_IDT92HD66B1X3, 0, "92HD66B1X3" },
429{ HDA_CODEC_IDT92HD66B2X3, 0, "92HD66B2X3" },
430{ HDA_CODEC_IDT92HD66B3X3, 0, "92HD66B3X3" },
431{ HDA_CODEC_IDT92HD66C1X3, 0, "92HD66C1X3" },
432{ HDA_CODEC_IDT92HD66C2X3, 0, "92HD66C2X3" },
433{ HDA_CODEC_IDT92HD66C3_65, 0, "92HD66C3_65" },
434{ HDA_CODEC_IDT92HD700X, 0, "92HD700X" },
435{ HDA_CODEC_IDT92HD700D, 0, "92HD700D" },
436{ HDA_CODEC_IDT92HD71B5, 0, "92HD71B5" },
437{ HDA_CODEC_IDT92HD71B5_2, 0, "92HD71B5" },
438{ HDA_CODEC_IDT92HD71B6, 0, "92HD71B6" },
439{ HDA_CODEC_IDT92HD71B6_2, 0, "92HD71B6" },
440{ HDA_CODEC_IDT92HD71B7, 0, "92HD71B7" },
441{ HDA_CODEC_IDT92HD71B7_2, 0, "92HD71B7" },
442{ HDA_CODEC_IDT92HD71B8, 0, "92HD71B8" },
443{ HDA_CODEC_IDT92HD71B8_2, 0, "92HD71B8" },
444{ HDA_CODEC_IDT92HD73C1, 0, "92HD73C1" },
445{ HDA_CODEC_IDT92HD73D1, 0, "92HD73D1" },
446{ HDA_CODEC_IDT92HD73E1, 0, "92HD73E1" },
447{ HDA_CODEC_IDT92HD95, 0,"92HD95" },
448{ HDA_CODEC_IDT92HD75B3, 0, "92HD75B3" },
449{ HDA_CODEC_IDT92HD88B3, 0, "92HD88B3" },
450{ HDA_CODEC_IDT92HD88B1, 0, "92HD88B1" },
451{ HDA_CODEC_IDT92HD88B2, 0, "92HD88B2" },
452{ HDA_CODEC_IDT92HD88B4, 0, "92HD88B4" },
453{ HDA_CODEC_IDT92HD75BX, 0, "92HD75BX" },
454{ HDA_CODEC_IDT92HD81B1C, 0, "92HD81B1C" },
455{ HDA_CODEC_IDT92HD81B1X, 0, "92HD81B1X" },
456{ HDA_CODEC_IDT92HD83C1C, 0, "92HD83C1C" },
457{ HDA_CODEC_IDT92HD83C1X, 0, "92HD83C1X" },
458{ HDA_CODEC_IDT92HD87B1_3, 0, "92HD87B1/3" },
459{ HDA_CODEC_IDT92HD87B2_4, 0, "92HD87B2/4" },
460{ HDA_CODEC_IDT92HD89C3, 0, "92HD89C3" },
461{ HDA_CODEC_IDT92HD89C2, 0, "92HD89C2" },
462{ HDA_CODEC_IDT92HD89C1, 0, "92HD89C1" },
463{ HDA_CODEC_IDT92HD89B3, 0, "92HD89B3" },
464{ HDA_CODEC_IDT92HD89B2, 0, "92HD89B2" },
465{ HDA_CODEC_IDT92HD89B1, 0, "92HD89B1" },
466{ HDA_CODEC_IDT92HD89E3, 0, "92HD89E3" },
467{ HDA_CODEC_IDT92HD89E2, 0, "92HD89E2" },
468{ HDA_CODEC_IDT92HD89E1, 0, "92HD89E1" },
469{ HDA_CODEC_IDT92HD89D3, 0, "92HD89D3" },
470{ HDA_CODEC_IDT92HD89D2, 0, "92HD89D2" },
471{ HDA_CODEC_IDT92HD89D1, 0, "92HD89D1" },
472{ HDA_CODEC_IDT92HD89F3, 0, "92HD89F3" },
473{ HDA_CODEC_IDT92HD89F2, 0, "92HD89F2" },
474{ HDA_CODEC_IDT92HD89F1, 0, "92HD89F1" },
475{ HDA_CODEC_IDT92HD90BXX, 0, "92HD90BXX" },
476{ HDA_CODEC_IDT92HD91BXX, 0, "92HD91BXX" },
477{ HDA_CODEC_IDT92HD93BXX, 0, "92HD93BXX" },
478{ HDA_CODEC_IDT92HD98BXX, 0, "92HD98BXX" },
479{ HDA_CODEC_IDT92HD99BXX, 0, "92HD99BXX" },
480
481{ HDA_CODEC_CX20549, 0, "CX20549 (Venice)" },
482{ HDA_CODEC_CX20551, 0, "CX20551 (Waikiki)" },
483{ HDA_CODEC_CX20561, 0, "CX20561 (Hermosa)" },
484{ HDA_CODEC_CX20582, 0, "CX20582 (Pebble)" },
485{ HDA_CODEC_CX20583, 0, "CX20583 (Pebble HSF)" },
486{ HDA_CODEC_CX20584, 0, "CX20584" },
487{ HDA_CODEC_CX20585, 0, "CX20585" },
488{ HDA_CODEC_CX20588, 0, "CX20588" },
489{ HDA_CODEC_CX20590, 0, "CX20590" },
490{ HDA_CODEC_CX20631, 0, "CX20631" },
491{ HDA_CODEC_CX20632, 0, "CX20632" },
492{ HDA_CODEC_CX20641, 0, "CX20641" },
493{ HDA_CODEC_CX20642, 0, "CX20642" },
494{ HDA_CODEC_CX20651, 0, "CX20651" },
495{ HDA_CODEC_CX20652, 0, "CX20652" },
496{ HDA_CODEC_CX20664, 0, "CX20664" },
497{ HDA_CODEC_CX20665, 0, "CX20665" },
498{ HDA_CODEC_CX20751, 0,"CX20751/2" },
499{ HDA_CODEC_CX20751_2, 0,"CX20751/2" },
500{ HDA_CODEC_CX20751_4, 0,"CX20753/4" },
501{ HDA_CODEC_CX20755, 0, "CX20755" },
502{ HDA_CODEC_CX20756, 0, "CX20756" },
503{ HDA_CODEC_CX20757, 0, "CX20757" },
504{ HDA_CODEC_CX20952, 0, "CX20952" },
505
506{ HDA_CODEC_VT1708_8, 0, "VT1708_8" },
507{ HDA_CODEC_VT1708_9, 0, "VT1708_9" },
508{ HDA_CODEC_VT1708_A, 0, "VT1708_A" },
509{ HDA_CODEC_VT1708_B, 0, "VT1708_B" },
510{ HDA_CODEC_VT1709_0, 0, "VT1709_0" },
511{ HDA_CODEC_VT1709_1, 0, "VT1709_1" },
512{ HDA_CODEC_VT1709_2, 0, "VT1709_2" },
513{ HDA_CODEC_VT1709_3, 0, "VT1709_3" },
514{ HDA_CODEC_VT1709_4, 0, "VT1709_4" },
515{ HDA_CODEC_VT1709_5, 0, "VT1709_5" },
516{ HDA_CODEC_VT1709_6, 0, "VT1709_6" },
517{ HDA_CODEC_VT1709_7, 0, "VT1709_7" },
518{ HDA_CODEC_VT1708B_0, 0, "VT1708B_0" },
519{ HDA_CODEC_VT1708B_1, 0, "VT1708B_1" },
520{ HDA_CODEC_VT1708B_2, 0, "VT1708B_2" },
521{ HDA_CODEC_VT1708B_3, 0, "VT1708B_3" },
522{ HDA_CODEC_VT1708B_4, 0, "VT1708B_4" },
523{ HDA_CODEC_VT1708B_5, 0, "VT1708B_5" },
524{ HDA_CODEC_VT1708B_6, 0, "VT1708B_6" },
525{ HDA_CODEC_VT1708B_7, 0, "VT1708B_7" },
526{ HDA_CODEC_VT1708S_0, 0, "VT1708S_0" },
527{ HDA_CODEC_VT1708S_1, 0, "VT1708S_1" },
528{ HDA_CODEC_VT1708S_2, 0, "VT1708S_2" },
529{ HDA_CODEC_VT1708S_3, 0, "VT1708S_3" },
530{ HDA_CODEC_VT1708S_4, 0, "VT1708S_4" },
531{ HDA_CODEC_VT1708S_5, 0, "VT1708S_5" },
532{ HDA_CODEC_VT1708S_6, 0, "VT1708S_6" },
533{ HDA_CODEC_VT1708S_7, 0, "VT1708S_7" },
534{ HDA_CODEC_VT1702_0, 0, "VT1702_0" },
535{ HDA_CODEC_VT1702_1, 0, "VT1702_1" },
536{ HDA_CODEC_VT1702_2, 0, "VT1702_2" },
537{ HDA_CODEC_VT1702_3, 0, "VT1702_3" },
538{ HDA_CODEC_VT1702_4, 0, "VT1702_4" },
539{ HDA_CODEC_VT1702_5, 0, "VT1702_5" },
540{ HDA_CODEC_VT1702_6, 0, "VT1702_6" },
541{ HDA_CODEC_VT1702_7, 0, "VT1702_7" },
542{ HDA_CODEC_VT1716S_0, 0, "VT1716S_0" },
543{ HDA_CODEC_VT1716S_1, 0, "VT1716S_1" },
544{ HDA_CODEC_VT1718S_0, 0, "VT1718S_0" },
545{ HDA_CODEC_VT1718S_1, 0, "VT1718S_1" },
546{ HDA_CODEC_VT1802_0, 0, "VT1802_0" },
547{ HDA_CODEC_VT1802_1, 0, "VT1802_1" },
548{ HDA_CODEC_VT1812, 0, "VT1812" },
549{ HDA_CODEC_VT1818S, 0, "VT1818S" },
550{ HDA_CODEC_VT1828S, 0, "VT1828S" },
551{ HDA_CODEC_VT2002P_0, 0, "VT2002P_0" },
552{ HDA_CODEC_VT2002P_1, 0, "VT2002P_1" },
553{ HDA_CODEC_VT2020, 0, "VT2020" },
554
555{ HDA_CODEC_ATIRS600_1, 0, "RS600" },
556{ HDA_CODEC_ATIRS600_2, 0, "RS600" },
557{ HDA_CODEC_ATIRS690, 0, "RS690/780" },
558{ HDA_CODEC_ATIR6XX, 0, "R6xx" },
559
560{ HDA_CODEC_NVIDIAMCP67, 0, "MCP67" },
561{ HDA_CODEC_NVIDIAMCP73, 0, "MCP73" },
562{ HDA_CODEC_NVIDIAMCP78, 0, "MCP78" },
563{ HDA_CODEC_NVIDIAMCP78_2, 0, "MCP78" },
564{ HDA_CODEC_NVIDIAMCP78_3, 0, "MCP78" },
565{ HDA_CODEC_NVIDIAMCP78_4, 0, "MCP78" },
566{ HDA_CODEC_NVIDIAMCP7A, 0, "MCP7A" },
567{ HDA_CODEC_NVIDIAGT220, 0, "GT220" },
568{ HDA_CODEC_NVIDIAGT21X, 0, "GT21x" },
569{ HDA_CODEC_NVIDIAMCP89, 0, "MCP89" },
570{ HDA_CODEC_NVIDIAGT240, 0, "GT240" },
571{ HDA_CODEC_NVIDIAGTS450, 0, "GTS450" },
572{ HDA_CODEC_NVIDIAGT440, 0, "GT440" }, // Revision Id: 0x100100
573{ HDA_CODEC_NVIDIAGTX470, 0, "GT470" },
574{ HDA_CODEC_NVIDIAGTX550, 0, "GTX550" },
575{ HDA_CODEC_NVIDIAGTX570, 0, "GTX570" },
576{ HDA_CODEC_NVIDIAGT610, 0,"GT610" },
577
578
579{ HDA_CODEC_INTELIP, 0, "Ibex Peak" },
580{ HDA_CODEC_INTELBL, 0, "Bearlake" },
581{ HDA_CODEC_INTELCA, 0, "Cantiga" },
582{ HDA_CODEC_INTELEL, 0, "Eaglelake" },
583{ HDA_CODEC_INTELIP2, 0, "Ibex Peak" },
584{ HDA_CODEC_INTELCPT, 0, "Cougar Point" },
585{ HDA_CODEC_INTELPPT, 0, "Panther Point" },
586{ HDA_CODEC_INTELLLP, 0, "Haswell" },
587{ HDA_CODEC_INTELBRW, 0, "Broadwell" },
588{ HDA_CODEC_INTELSKL, 0, "Skylake" },
589{ HDA_CODEC_INTELBRO, 0, "Broxton" },
590{ HDA_CODEC_INTELKAB, 0, "Kabylake" },
591{ HDA_CODEC_INTELCDT, 0, "CedarTrail" },
592{ HDA_CODEC_INTELVLV, 0, "Valleyview2" },
593{ HDA_CODEC_INTELBSW, 0, "Braswell" },
594{ HDA_CODEC_INTELCL, 0, "Crestline" },
595
596{ HDA_CODEC_SII1390, 0, "SiI1390 HDMi" },
597{ HDA_CODEC_SII1392, 0, "SiI1392 HDMi" },
598
599// Unknown CODECs
600{ HDA_CODEC_ADXXXX, 0, "Analog Devices" },
601{ HDA_CODEC_AGEREXXXX, 0, "Lucent/Agere Systems" },
602{ HDA_CODEC_ALCXXXX, 0, "Realtek" },
603{ HDA_CODEC_ATIXXXX, 0, "ATI" },
604{ HDA_CODEC_CAXXXX, 0, "Creative" },
605{ HDA_CODEC_CMIXXXX, 0, "CMedia" },
606{ HDA_CODEC_CMIXXXX2, 0, "CMedia" },
607{ HDA_CODEC_CSXXXX, 0, "Cirrus Logic" },
608{ HDA_CODEC_CXXXXX, 0, "Conexant" },
609{ HDA_CODEC_CHXXXX, 0, "Chrontel" },
610//{ HDA_CODEC_LGXXXX, 0, "LG" },
611//{ HDA_CODEC_WMXXXX, 0, "Wolfson Microelectronics" },
612//{ HDA_CODEC_QEMUXXXX, 0, "QEMU" },
613{ HDA_CODEC_IDTXXXX, 0, "IDT" },
614{ HDA_CODEC_INTELXXXX, 0, "Intel" },
615{ HDA_CODEC_MOTOXXXX, 0, "Motorola" },
616{ HDA_CODEC_NVIDIAXXXX, 0, "NVIDIA" },
617{ HDA_CODEC_SIIXXXX, 0, "Silicon Image" },
618{ HDA_CODEC_STACXXXX, 0, "Sigmatel" },
619{ HDA_CODEC_VTXXXX, 0, "VIA" },
620};
621
622#define HDACC_CODECS_LEN (sizeof(know_codecs) / sizeof(know_codecs[0]))
623
624/*****************
625 * Device Methods
626 *****************/
627
628/* get HDA device name */
629static char *get_hda_controller_name(uint16_t controller_device_id, uint16_t controller_vendor_id)
630{
631static char desc[128];
632
633const char *name_format = "Unknown HD Audio device %s";
634uint32_t controller_model = ((controller_device_id << 16) | controller_vendor_id);
635int i;
636
637/* Get format for vendor ID */
638switch (controller_vendor_id)
639{
640case ATI_VENDORID:
641name_format = "ATI %s HDA Controller (HDMi)"; break;
642
643case INTEL_VENDORID:
644name_format = "Intel %s HDA Controller"; break;
645
646case NVIDIA_VENDORID:
647name_format = "nVidia %s HDA Controller (HDMi)"; break;
648
649case RDC_VENDORID:
650name_format = "RDC %s HDA Controller"; break;
651
652case SIS_VENDORID:
653name_format = "SiS %s HDA Controller"; break;
654
655case ULI_VENDORID:
656name_format = "ULI %s HDA Controller"; break;
657
658case VIA_VENDORID:
659name_format = "VIA %s HDA Controller"; break;
660
661default:
662break;
663}
664
665for (i = 0; i < HDAC_DEVICES_LEN; i++)
666{
667if (know_hda_controller[i].model == controller_model)
668{
669snprintf(desc, sizeof(desc), name_format, know_hda_controller[i].desc);
670return desc;
671}
672}
673
674/* Not in table */
675snprintf(desc, sizeof(desc), "Unknown HDA device, vendor %04x, model %04x",
676controller_vendor_id, controller_device_id);
677return desc;
678}
679
680/* get Codec name */
681static char *get_hda_codec_name( uint16_t codec_vendor_id, uint16_t codec_device_id, uint8_t codec_revision_id, uint8_t codec_stepping_id )
682{
683static char desc[128];
684
685char*lName_format = NULL;
686uint32_tlCodec_model = ((uint32_t)(codec_vendor_id) << 16) + (codec_device_id);
687uint32_tlCodec_rev = (((uint16_t)(codec_revision_id) << 8) + codec_stepping_id);
688int i;
689
690// Get format for vendor ID
691switch ( codec_vendor_id ) // uint16_t
692{
693case ANALOGDEVICES_VENDORID:
694lName_format = "Analog Devices %s"; break;
695
696case AGERE_VENDORID:
697lName_format = "Agere Systems %s "; break;
698
699case REALTEK_VENDORID:
700lName_format = "Realtek %s"; break;
701
702case ATI_VENDORID:
703lName_format = "ATI %s"; break;
704
705case CREATIVE_VENDORID:
706lName_format = "Creative %s"; break;
707
708case CMEDIA_VENDORID:
709case CMEDIA2_VENDORID:
710lName_format = "CMedia %s"; break;
711
712case CIRRUSLOGIC_VENDORID:
713lName_format = "Cirrus Logic %s"; break;
714
715case CONEXANT_VENDORID:
716lName_format = "Conexant %s"; break;
717
718case CHRONTEL_VENDORID:
719lName_format = "Chrontel %s"; break;
720
721case IDT_VENDORID:
722lName_format = "IDT %s"; break;
723
724case INTEL_VENDORID:
725lName_format = "Intel %s"; break;
726
727case MOTO_VENDORID:
728lName_format = "Motorola %s"; break;
729
730case NVIDIA_VENDORID:
731lName_format = "nVidia %s"; break;
732
733case SII_VENDORID:
734lName_format = "Silicon Image %s"; break;
735
736case SIGMATEL_VENDORID:
737lName_format = "Sigmatel %s"; break;
738
739case VIA_VENDORID:
740lName_format = "VIA %s"; break;
741
742default:
743lName_format = UNKNOWN; break;
744break;
745}
746
747for (i = 0; i < HDACC_CODECS_LEN; i++)
748{
749if ( know_codecs[i].id == lCodec_model )
750{
751if ( ( know_codecs[i].rev == 0x00000000 ) || ( know_codecs[i].rev == lCodec_rev ) )
752{
753//verbose("\tRevision in table (%06x) | burned chip revision (%06x).\n", know_codecs[i].rev, lCodec_rev );
754snprintf(desc, sizeof(desc), lName_format, know_codecs[i].name);
755return desc;
756}
757}
758}
759
760if ( ( lName_format != UNKNOWN ) && ( strstr(lName_format, "%s" ) != NULL ) )
761{
762// Dirty way to remove '%s' from the end of the lName_format
763int len = strlen(lName_format);
764lName_format[len-2] = '\0';
765}
766
767// Not in table
768snprintf(desc, sizeof(desc), "unknown %s Codec", lName_format);
769return desc;
770}
771
772bool setup_hda_devprop(pci_dt_t *hda_dev)
773{
774structDevPropDevice*device = NULL;
775char*devicepath = NULL;
776char*controller_name = NULL;
777intlen;
778uint8_tBuiltIn = 0x00;
779uint16_tcontroller_vendor_id = hda_dev->vendor_id;
780uint16_tcontroller_device_id = hda_dev->device_id;
781const char*value;
782
783// Skip keys
784bool do_skip_n_devprop = false;
785bool do_skip_a_devprop = false;
786getBoolForKey(kSkipNvidiaGfx, &do_skip_n_devprop, &bootInfo->chameleonConfig);
787getBoolForKey(kSkipAtiGfx, &do_skip_a_devprop, &bootInfo->chameleonConfig);
788
789verbose("\tClass code: [%04X]\n", hda_dev->class_id);
790
791devicepath = get_pci_dev_path(hda_dev);
792controller_name = get_hda_controller_name(controller_device_id, controller_vendor_id);
793
794if (!string)
795{
796string = devprop_create_string();
797if (!string)
798{
799return 0;
800}
801}
802
803if (!devicepath)
804{
805return 0;
806}
807
808device = devprop_add_device(string, devicepath);
809if (!device)
810{
811return 0;
812}
813
814verbose("\tModel name: %s [%04x:%04x] (rev %02x)\n\tSubsystem: [%04x:%04x]\n\t%s\n",
815 controller_name, hda_dev->vendor_id, hda_dev->device_id, hda_dev->revision_id,
816hda_dev->subsys_id.subsys.vendor_id, hda_dev->subsys_id.subsys.device_id, devicepath);
817
818probe_hda_bus(hda_dev->dev.addr);
819
820switch ((controller_device_id << 16) | controller_vendor_id)
821{
822
823/***********************************************************************
824* The above case are intended as for HDEF device at address 0x001B0000
825***********************************************************************/
826case HDA_INTEL_OAK:
827case HDA_INTEL_BAY:
828case HDA_INTEL_HSW1:
829case HDA_INTEL_HSW2:
830case HDA_INTEL_HSW3:
831case HDA_INTEL_BDW:
832case HDA_INTEL_CPT:
833case HDA_INTEL_PATSBURG:
834case HDA_INTEL_PPT1:
835case HDA_INTEL_BRASWELL:
836case HDA_INTEL_82801F:
837case HDA_INTEL_63XXESB:
838case HDA_INTEL_82801G:
839case HDA_INTEL_82801H:
840case HDA_INTEL_82801I:
841case HDA_INTEL_ICH9:
842case HDA_INTEL_82801JI:
843case HDA_INTEL_82801JD:
844case HDA_INTEL_PCH:
845case HDA_INTEL_PCH2:
846case HDA_INTEL_SCH:
847case HDA_INTEL_LPT1:
848case HDA_INTEL_LPT2:
849case HDA_INTEL_WCPT:
850case HDA_INTEL_WELLS1:
851case HDA_INTEL_WELLS2:
852case HDA_INTEL_WCPTLP:
853case HDA_INTEL_LPTLP1:
854case HDA_INTEL_LPTLP2:
855case HDA_INTEL_SRSPLP:
856case HDA_INTEL_SRSP:
857
858/* if the key value kHDEFLayoutID as a value set that value, if not will assign a default layout */
859if (getValueForKey(kHDEFLayoutID, &value, &len, &bootInfo->chameleonConfig) && len == HDEF_LEN * 2)
860{
861uint8_t new_HDEF_layout_id[HDEF_LEN];
862if (hex2bin(value, new_HDEF_layout_id, HDEF_LEN) == 0)
863{
864memcpy(default_HDEF_layout_id, new_HDEF_layout_id, HDEF_LEN);
865verbose("\tUsing user supplied HDEF layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
866default_HDEF_layout_id[0], default_HDEF_layout_id[1], default_HDEF_layout_id[2], default_HDEF_layout_id[3]);
867}
868}
869else
870{
871verbose("\tUsing default HDEF layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
872default_HDEF_layout_id[0], default_HDEF_layout_id[1], default_HDEF_layout_id[2], default_HDEF_layout_id[3]);
873}
874devprop_add_value(device, "layout-id", default_HDEF_layout_id, HDEF_LEN);
875devprop_add_value(device, "AAPL,slot-name", (uint8_t *)"Built-in", sizeof("Built-in")); // 0x09
876devprop_add_value(device, "name", (uint8_t *)"audio", 6); // 0x06
877devprop_add_value(device, "device-type", (uint8_t *)"High Definition Audio Controller", sizeof("High Definition Audio Controller"));
878devprop_add_value(device, "device_type", (uint8_t *)"Sound", sizeof("Sound"));
879devprop_add_value(device, "built-in", &BuiltIn, 1);
880devprop_add_value(device, "hda-gfx", (uint8_t *)"onboard-1", sizeof("onboard-1")); // 0x0a
881// "AFGLowPowerState" = <03000000>
882break;
883
884/*****************************************************************************************************************
885 * The above case are intended as for HDAU (NVIDIA) device onboard audio for GFX card with Audio controller HDMi *
886 *****************************************************************************************************************/
887case HDA_NVIDIA_GK107:
888case HDA_NVIDIA_GF110_1:
889case HDA_NVIDIA_GF110_2:
890case HDA_NVIDIA_GK106:
891case HDA_NVIDIA_GK104:
892case HDA_NVIDIA_GF119:
893case HDA_NVIDIA_GT116:
894case HDA_NVIDIA_GT104:
895case HDA_NVIDIA_GT108:
896case HDA_NVIDIA_GT106:
897case HDA_NVIDIA_GT100:
898case HDA_NVIDIA_0BE4:
899case HDA_NVIDIA_0BE3:
900case HDA_NVIDIA_0BE2:
901if ( do_skip_n_devprop )
902{
903verbose("Skip Nvidia audio device!\n");
904}
905else
906{
907/* if the key value kHDAULayoutID as a value set that value, if not will assign a default layout */
908if (getValueForKey(kHDAULayoutID, &value, &len, &bootInfo->chameleonConfig) && len == HDAU_LEN * 2)
909{
910uint8_t new_HDAU_layout_id[HDAU_LEN];
911if (hex2bin(value, new_HDAU_layout_id, HDAU_LEN) == 0)
912{
913memcpy(default_HDAU_layout_id, new_HDAU_layout_id, HDAU_LEN);
914verbose("\tUsing user supplied HDAU layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
915default_HDAU_layout_id[0], default_HDAU_layout_id[1], default_HDAU_layout_id[2], default_HDAU_layout_id[3]);
916}
917}
918else
919{
920verbose("\tUsing default HDAU layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
921default_HDAU_layout_id[0], default_HDAU_layout_id[1], default_HDAU_layout_id[2], default_HDAU_layout_id[3]);
922}
923
924devprop_add_value(device, "layout-id", default_HDAU_layout_id, HDAU_LEN); /*FIX ME*/
925devprop_add_value(device, "@0,connector-type", connector_type_value, 4);
926devprop_add_value(device, "@1,connector-type", connector_type_value, 4);
927devprop_add_value(device, "hda-gfx", (uint8_t *)"onboard-2", sizeof("onboard-2"));
928devprop_add_value(device, "built-in", &BuiltIn, 1);
929}
930break;
931
932/**************************************************************************************************************
933 * The above case are intended as for HDAU (ATi) device onboard audio for GFX card with Audio controller HDMi *
934 **************************************************************************************************************/
935case HDA_ATI_SB450:
936case HDA_ATI_SB600:
937case HDA_ATI_HUDSON:
938case HDA_ATI_RS600:
939case HDA_ATI_RS690:
940case HDA_ATI_RS780:
941case HDA_ATI_R600:
942case HDA_ATI_RV630:
943case HDA_ATI_RV610:
944case HDA_ATI_RV670:
945case HDA_ATI_RV635:
946case HDA_ATI_RV620:
947case HDA_ATI_RV770:
948case HDA_ATI_RV730:
949case HDA_ATI_RV710:
950case HDA_ATI_RV740:
951case HDA_ATI_RV870:
952case HDA_ATI_RV840:
953case HDA_ATI_RV830:
954case HDA_ATI_RV810:
955case HDA_ATI_RV970:
956case HDA_ATI_RV940:
957case HDA_ATI_RV930:
958case HDA_ATI_RV910:
959case HDA_ATI_R1000:
960case HDA_ATI_SI:
961case HDA_ATI_VERDE:
962if ( do_skip_a_devprop )
963{
964verbose("Skip ATi/AMD audio device!\n");
965}
966else
967{
968/* if the key value kHDAULayoutID as a value set that value, if not will assign a default layout */
969if (getValueForKey(kHDAULayoutID, &value, &len, &bootInfo->chameleonConfig) && len == HDAU_LEN * 2)
970{
971uint8_t new_HDAU_layout_id[HDAU_LEN];
972if (hex2bin(value, new_HDAU_layout_id, HDAU_LEN) == 0)
973{
974memcpy(default_HDAU_layout_id, new_HDAU_layout_id, HDAU_LEN);
975verbose("\tUsing user supplied HDAU layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
976default_HDAU_layout_id[0], default_HDAU_layout_id[1], default_HDAU_layout_id[2], default_HDAU_layout_id[3]);
977}
978}
979else
980{
981verbose("\tUsing default HDAU layout-id: 0x%02x, 0x%02x, 0x%02x, 0x%02x\n",
982default_HDAU_layout_id[0], default_HDAU_layout_id[1], default_HDAU_layout_id[2], default_HDAU_layout_id[3]);
983}
984
985devprop_add_value(device, "layout-id", default_HDAU_layout_id, HDAU_LEN); /*FIX ME*/
986devprop_add_value(device, "hda-gfx", (uint8_t *)"onboard-2", 10);
987devprop_add_value(device, "built-in", &BuiltIn, 1);
988}
989break;
990
991default:
992break;
993}
994
995stringdata = malloc(sizeof(uint8_t) * string->length);
996memcpy(stringdata, (uint8_t*)devprop_generate_string(string), string->length);
997stringlength = string->length;
998
999return true;
1000}
1001
1002/*
1003 * Structure of HDA MMIO Region
1004 */
1005struct HDARegs
1006{
1007uint16_t gcap;
1008uint8_t vmin;
1009uint8_t vmaj;
1010uint16_t outpay;
1011uint16_t inpay;
1012uint32_t gctl;
1013uint16_t wakeen;
1014uint16_t statests;
1015uint16_t gsts;
1016uint8_t rsvd0[6];
1017uint16_t outstrmpay;
1018uint16_t instrmpay;
1019uint8_t rsvd1[4];
1020uint32_t intctl;
1021uint32_t intsts;
1022uint8_t rsvd2[8];
1023uint32_t walclk;
1024uint8_t rsvd3[4];
1025uint32_t ssync;
1026uint8_t rsvd4[4];
1027uint32_t corblbase;
1028uint32_t corbubase;
1029uint16_t corbwp;
1030uint16_t corbrp;
1031uint8_t corbctl;
1032uint8_t corbsts;
1033uint8_t corbsize;
1034uint8_t rsvd5;
1035uint32_t rirblbase;
1036uint32_t rirbubase;
1037uint16_t rirbwp;
1038uint16_t rintcnt;
1039uint8_t rirbctl;
1040uint8_t rirbsts;
1041uint8_t rirbsize;
1042uint8_t rsvd6;
1043uint32_t icoi;
1044uint32_t icii;
1045uint16_t icis;
1046uint8_t rsvd7[6];
1047uint32_t dpiblbase;
1048uint32_t dpibubase;
1049uint8_t rsvd8[8];
1050/*
1051 * Stream Descriptors follow
1052 */
1053} __attribute__((aligned(16), packed));
1054
1055/*
1056 * Data to be discovered for HDA codecs
1057 */
1058
1059struct HDACodecInfo
1060{
1061uint16_t vendor_id;
1062uint16_t device_id;
1063uint8_t revision_id;
1064uint8_t stepping_id;
1065uint8_t maj_rev;
1066uint8_t min_rev;
1067uint8_t num_function_groups;
1068const char *name;
1069};
1070
1071/*
1072 * Timing Functions
1073 */
1074
1075static int wait_for_register_state_16(uint16_t const volatile* reg,
1076uint16_t target_mask,
1077uint16_t target_value,
1078uint32_t timeout_us,
1079uint32_t tsc_ticks_per_us)
1080{
1081uint64_t deadline = rdtsc64() + MultU32x32(timeout_us, tsc_ticks_per_us);
1082do
1083{
1084uint16_t value = *reg;
1085if ((value & target_mask) == target_value)
1086return 0;
1087CpuPause();
1088}
1089while (rdtsc64() < deadline);
1090return -1;
1091}
1092
1093static void delay_us(uint32_t timeout_us, uint32_t tsc_ticks_per_us)
1094{
1095uint64_t deadline = rdtsc64() + MultU32x32(timeout_us, tsc_ticks_per_us);
1096
1097do
1098{
1099CpuPause();
1100}
1101while (rdtsc64() < deadline);
1102}
1103
1104static struct HDARegs volatile* hdaMemory = NULL;
1105static uint32_t tsc_ticks_per_us = 0U;
1106
1107#define ICIS_ICB 1U
1108#define ICIS_IRV 2U
1109
1110static int immediate_command(uint32_t command, uint32_t* response)
1111{
1112/*
1113 * Wait up to 1ms for for ICB 0
1114 */
1115(void) wait_for_register_state_16(&hdaMemory->icis, ICIS_ICB, 0U, 1000U, tsc_ticks_per_us);
1116/*
1117 * Ignore timeout and force ICB to 0
1118 * Clear IRV while at it
1119 */
1120hdaMemory->icis = ICIS_IRV;
1121/*
1122 * Program command
1123 */
1124hdaMemory->icoi = command;
1125/*
1126 * Trigger command
1127 * Clear IRV again just in case
1128 */
1129hdaMemory->icis = ICIS_ICB | ICIS_IRV;
1130/*
1131 * Wait up to 1ms for response
1132 */
1133if (wait_for_register_state_16(&hdaMemory->icis, ICIS_IRV, ICIS_IRV, 1000U, tsc_ticks_per_us) < 0)
1134{
1135/*
1136 * response timed out
1137 */
1138return -1;
1139}
1140*response = hdaMemory->icii;
1141return 0;
1142}
1143
1144#define PACK_CID(x) ((x & 15U) << 28)
1145#define PACK_NID(x) ((x & 127U) << 20)
1146#define PACK_VERB_12BIT(x) ((x & 4095U) << 8)
1147#define PACK_PAYLOAD_8BIT(x) (x & UINT8_MAX)
1148#define VERB_GET_PARAMETER 0xF00U
1149
1150static uint32_t get_parameter(uint8_t codec_id, uint8_t node_id, uint8_t parameter_id)
1151{
1152uint32_t command, response;
1153
1154command = PACK_CID(codec_id) | PACK_NID(node_id) | PACK_VERB_12BIT(VERB_GET_PARAMETER) | PACK_PAYLOAD_8BIT(parameter_id);
1155response = UINT32_MAX;
1156
1157/*
1158 * Ignore timeout, return UINT32_MAX as error value
1159 */
1160(void) immediate_command(command, &response);
1161return response;
1162}
1163
1164#define PARAMETER_VID_DID 0U
1165#define PARAMETER_RID 2U
1166#define PARAMETER_NUM_NODES 4U
1167
1168static void probe_hda_codec(uint8_t codec_id, struct HDACodecInfo *codec_info)
1169{
1170uint32_t response;
1171CDBG("\tprobing codec %d\n", codec_id);
1172response = get_parameter(codec_id, 0U, PARAMETER_VID_DID);
1173codec_info->vendor_id = (response >> 16) & UINT16_MAX;
1174codec_info->device_id = response & UINT16_MAX;
1175response = get_parameter(codec_id, 0U, PARAMETER_RID);
1176codec_info->revision_id = (response >> 8) & UINT8_MAX;
1177codec_info->stepping_id = response & UINT8_MAX;
1178codec_info->maj_rev = (response >> 20) & 15U;
1179codec_info->min_rev = (response >> 16) & 15U;
1180response = get_parameter(codec_id, 0U, PARAMETER_NUM_NODES);
1181codec_info->num_function_groups = response & UINT8_MAX;
1182codec_info->name = get_hda_codec_name(codec_info->vendor_id, codec_info->device_id, codec_info->revision_id, codec_info->stepping_id);
1183
1184}
1185
1186static int getHDABar(uint32_t pci_addr, uint32_t* bar_phys_addr)
1187{
1188uint32_t barlow = pci_config_read32(pci_addr, PCI_BASE_ADDRESS_0);
1189
1190if ((barlow & PCI_BASE_ADDRESS_SPACE) != PCI_BASE_ADDRESS_SPACE_MEMORY)
1191{
1192CDBG("\tBAR0 for HDA Controller 0x%x is not an MMIO space\n", pci_addr);
1193return -1;
1194}
1195
1196if ((barlow & PCI_BASE_ADDRESS_MEM_TYPE_MASK) == PCI_BASE_ADDRESS_MEM_TYPE_64)
1197{
1198uint32_t barhigh = pci_config_read32(pci_addr, PCI_BASE_ADDRESS_1);
1199
1200if (barhigh)
1201{
1202//verbose("\tBAR0 for HDA Controller 0x%x is located ouside 32-bit physical address space (0x%x%08x)\n",
1203//pci_addr, barhigh, barlow & PCI_BASE_ADDRESS_MEM_MASK);
1204return -1;
1205}
1206}
1207
1208if (bar_phys_addr)
1209{
1210*bar_phys_addr = (barlow & PCI_BASE_ADDRESS_MEM_MASK);
1211}
1212return 0;
1213}
1214
1215void probe_hda_bus(uint32_t pci_addr)
1216{
1217uint64_t tsc_frequency;
1218uint32_t bar_phys_addr;
1219uint16_t pci_cmd, statests;
1220uint16_t const pci_cmd_wanted = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
1221uint8_t codec_id, original_reset_state;
1222struct HDACodecInfo codec_info;
1223
1224CDBG("\tlooking for HDA bar0 on pci_addr 0x%x\n", pci_addr);
1225if (getHDABar(pci_addr, &bar_phys_addr) < 0)
1226{
1227return;
1228}
1229
1230CDBG("\tfound HDA memory at 0x%x\n", bar_phys_addr);
1231hdaMemory = (struct HDARegs volatile*) bar_phys_addr;
1232
1233tsc_frequency = Platform.CPU.TSCFrequency;
1234tsc_ticks_per_us = DivU64x32(tsc_frequency, 1000000U); // TSC ticks per microsecond
1235CDBG("\ttsc_ticks_per_us %d\n", tsc_ticks_per_us);
1236
1237/*
1238 * Enable Memory Space and Bus Mastering
1239 */
1240pci_cmd = pci_config_read16(pci_addr, PCI_COMMAND);
1241if ((pci_cmd & pci_cmd_wanted) != pci_cmd_wanted)
1242{
1243pci_cmd |= pci_cmd_wanted;
1244pci_config_write16(pci_addr, PCI_COMMAND, pci_cmd);
1245}
1246
1247/*
1248 * Remember entering reset state
1249 */
1250original_reset_state = (hdaMemory->gctl & HDAC_GCTL_CRST) ? 1U : 0U;
1251
1252/*
1253 * Reset HDA Controller
1254 */
1255hdaMemory->wakeen = 0U;
1256hdaMemory->statests = UINT16_MAX;
1257hdaMemory->gsts = UINT16_MAX;
1258hdaMemory->intctl = 0U;
1259CDBG("\tStarting reset\n");
1260hdaMemory->gctl = 0U;
1261
1262/*
1263 * Wait up to 10ms to enter Reset
1264 */
1265if (wait_for_register_state_16((uint16_t volatile const*) &hdaMemory->gctl,
1266HDAC_GCTL_CRST,
12670U,
126810000U,
1269tsc_ticks_per_us) < 0)
1270{
1271CDBG("\tHDA Controller 0x%x timed out 10ms entering reset\n", pci_addr);
1272return;
1273}
1274CDBG("\tReset asserted, delay 100us\n");
1275
1276/*
1277 * Delay 2400 BCLK (100us)
1278 */
1279delay_us(100U, tsc_ticks_per_us);
1280CDBG("\tDeasserting reset\n");
1281
1282/*
1283 * Wait up to 10ms to exit Reset
1284 */
1285hdaMemory->gctl = HDAC_GCTL_CRST;
1286if (wait_for_register_state_16((uint16_t volatile const*) &hdaMemory->gctl,
1287HDAC_GCTL_CRST,
1288HDAC_GCTL_CRST,
128910000U,
1290tsc_ticks_per_us) < 0)
1291{
1292CDBG("\tHDA Controller 0x%x timed out 10ms exiting reset\n", pci_addr);
1293return;
1294}
1295CDBG("\tReset complete\n");
1296
1297/*
1298 * Wait 1ms for codecs to request enumeration (spec says 521us).
1299 */
1300delay_us(1000U, tsc_ticks_per_us);
1301
1302/*
1303 * See which codecs want enumeration
1304 */
1305statests = hdaMemory->statests;
1306hdaMemory->statests = statests; // clear statests
1307CDBG("\tstatests is now 0x%x\n", statests);
1308codec_id = 0U;
1309while (statests)
1310{
1311if (statests & 1U)
1312{
1313probe_hda_codec(codec_id, &codec_info);
1314
1315verbose("\tFound %s (%04x%04x), rev(%04x)",
1316codec_info.name,
1317codec_info.vendor_id,
1318codec_info.device_id,
1319codec_info.revision_id);
1320#if DEBUG_CODEC
1321verbose(", stepping 0x%x, major rev 0x%x, minor rev 0x%x, %d function groups",
1322codec_info.stepping_id,
1323codec_info.maj_rev,
1324codec_info.min_rev,
1325codec_info.num_function_groups);
1326#endif
1327verbose("\n");
1328}
1329++codec_id;
1330statests >>= 1;
1331}
1332
1333/*
1334 * Restore reset state entered with
1335 */
1336if (!original_reset_state)
1337{
1338hdaMemory->gctl = 0U;
1339}
1340}
1341

Archive Download this file

Revision: 2849