1 | /*␊ |
2 | *␊ |
3 | * Copyright 2008 by Islam M. Ahmed Zaid. All rights reserved.␊ |
4 | *␊ |
5 | */␊ |
6 | ␊ |
7 | #ifndef __LIBSAIO_PCI_H␊ |
8 | #define __LIBSAIO_PCI_H␊ |
9 | ␊ |
10 | typedef struct {␊ |
11 | ␉uint32_t␉␉:2;␊ |
12 | ␉uint32_t␉reg␉:6;␊ |
13 | ␉uint32_t␉func␉:3;␊ |
14 | ␉uint32_t␉dev␉:5;␊ |
15 | ␉uint32_t␉bus␉:8;␊ |
16 | ␉uint32_t␉␉:7;␊ |
17 | ␉uint32_t␉eb␉:1;␊ |
18 | } pci_addr_t;␊ |
19 | ␊ |
20 | typedef union {␊ |
21 | ␉pci_addr_t␉bits;␊ |
22 | ␉uint32_t␉addr;␊ |
23 | } pci_dev_t;␊ |
24 | ␊ |
25 | typedef struct pci_dt_t {␊ |
26 | ␉pci_dev_t␉␉␉␉dev;␊ |
27 | ␊ |
28 | ␉uint16_t␉␉␉␉vendor_id;␊ |
29 | ␉uint16_t␉␉␉␉device_id;␊ |
30 | ␊ |
31 | ␉union {␊ |
32 | ␉␉struct {␊ |
33 | ␉␉␉uint16_t␉vendor_id;␊ |
34 | ␉␉␉uint16_t␉device_id;␊ |
35 | ␉␉} subsys;␊ |
36 | ␉␉uint32_t␉subsys_id;␊ |
37 | ␉}␉␉␉␉␉␉subsys_id;␊ |
38 | ␊ |
39 | ␉uint16_t␉␉␉␉class_id;␉␊ |
40 | ␊ |
41 | ␉struct pci_dt_t␉␉␉*parent;␊ |
42 | ␉struct pci_dt_t␉␉␉*children;␊ |
43 | ␉struct pci_dt_t␉␉␉*next;␊ |
44 | } pci_dt_t;␊ |
45 | ␊ |
46 | #define PCIADDR(bus, dev, func) ((1 << 31) | (bus << 16) | (dev << 11) | (func << 8))␊ |
47 | #define PCI_ADDR_REG␉␉0xcf8␊ |
48 | #define PCI_DATA_REG␉␉0xcfc␊ |
49 | ␊ |
50 | extern pci_dt_t␉␉*root_pci_dev;␊ |
51 | extern uint8_t␉␉pci_config_read8(uint32_t, uint8_t);␊ |
52 | extern uint16_t␉␉pci_config_read16(uint32_t, uint8_t);␊ |
53 | extern uint32_t␉␉pci_config_read32(uint32_t, uint8_t);␊ |
54 | extern void␉␉pci_config_write8(uint32_t, uint8_t, uint8_t);␊ |
55 | extern void␉␉pci_config_write16(uint32_t, uint8_t, uint16_t);␊ |
56 | extern void␉␉pci_config_write32(uint32_t, uint8_t, uint32_t);␊ |
57 | extern char␉␉*get_pci_dev_path(pci_dt_t *);␊ |
58 | extern void␉␉build_pci_dt(void);␊ |
59 | extern void␉␉dump_pci_dt(pci_dt_t *);␊ |
60 | ␊ |
61 | /* Option ROM header */␊ |
62 | typedef struct {␊ |
63 | ␉uint16_t␉signature;␉␉// 0xAA55␊ |
64 | ␉uint8_t␉␉rom_size;␊ |
65 | ␉uint32_t␉entry_point;␊ |
66 | ␉uint8_t␉␉reserved[15];␊ |
67 | ␉uint16_t␉pci_header_offset;␊ |
68 | ␉uint16_t␉expansion_header_offset;␊ |
69 | } option_rom_header_t;␊ |
70 | ␊ |
71 | /* Option ROM PCI Data Structure */␊ |
72 | typedef struct {␊ |
73 | ␉uint32_t␉␉signature;␉␉// ati - 0x52494350, nvidia - 0x50434952, 'PCIR'␊ |
74 | ␉uint16_t␉␉vendor_id;␊ |
75 | ␉uint16_t␉␉device_id;␊ |
76 | ␉uint16_t␉␉vital_product_data_offset;␊ |
77 | ␉uint16_t␉␉structure_length;␊ |
78 | ␉uint8_t␉␉␉structure_revision;␊ |
79 | ␉uint8_t␉␉␉class_code[3];␊ |
80 | ␉uint16_t␉␉image_length;␊ |
81 | ␉uint16_t␉␉image_revision;␊ |
82 | ␉uint8_t␉␉␉code_type;␊ |
83 | ␉uint8_t␉␉␉indicator;␊ |
84 | ␉uint16_t␉␉reserved;␊ |
85 | } option_rom_pci_header_t;␊ |
86 | ␊ |
87 | //-----------------------------------------------------------------------------␊ |
88 | // added by iNDi␊ |
89 | ␊ |
90 | typedef struct {␊ |
91 | ␉uint32_t␉␉signature;␉␉// 0x24506E50 '$PnP'␊ |
92 | ␉uint8_t␉␉␉revision;␉␉//␉1␊ |
93 | ␉uint8_t␉␉␉length;␊ |
94 | ␉uint16_t␉␉offset;␉␉␉␉␊ |
95 | ␉uint8_t␉␉␉checksum;␊ |
96 | ␉uint32_t␉␉identifier;␊ |
97 | ␉uint16_t␉␉manufacturer;␊ |
98 | ␉uint16_t␉␉product;␊ |
99 | ␉uint8_t␉␉␉class[3];␊ |
100 | ␉uint8_t␉␉␉indicators;␊ |
101 | ␉uint16_t␉␉boot_vector;␊ |
102 | ␉uint16_t␉␉disconnect_vector;␊ |
103 | ␉uint16_t␉␉bootstrap_vector;␊ |
104 | ␉uint16_t␉␉reserved;␊ |
105 | ␉uint16_t␉␉resource_vector;␊ |
106 | } option_rom_pnp_header_t;␊ |
107 | ␊ |
108 | /*␊ |
109 | * Under PCI, each device has 256 bytes of configuration address space,␊ |
110 | * of which the first 64 bytes are standardized as follows:␊ |
111 | */␊ |
112 | #define PCI_VENDOR_ID␉␉␉␉␉␉0x00␉␉␉/* 16 bits */␊ |
113 | #define PCI_DEVICE_ID␉␉␉␉␉␉0x02␉␉␉/* 16 bits */␊ |
114 | #define PCI_COMMAND␉␉␉␉␉␉0x04␉␉␉/* 16 bits */␊ |
115 | #define PCI_COMMAND_IO␉␉␉␉␉␉0x1␉␉␉/* Enable response in I/O space */␊ |
116 | #define PCI_COMMAND_MEMORY␉␉␉␉␉0x2␉␉␉/* Enable response in Memory space */␊ |
117 | #define PCI_COMMAND_MASTER␉␉␉␉␉0x4␉␉␉/* Enable bus mastering */␊ |
118 | #define PCI_COMMAND_SPECIAL␉␉␉␉␉0x8␉␉␉/* Enable response to special cycles */␊ |
119 | #define PCI_COMMAND_INVALIDATE␉␉␉␉␉0x10␉␉␉/* Use memory write and invalidate */␊ |
120 | #define PCI_COMMAND_VGA_PALETTE␉␉␉␉␉0x20␉␉␉/* Enable palette snooping */␊ |
121 | #define PCI_COMMAND_PARITY␉␉␉␉␉0x40␉␉␉/* Enable parity checking */␊ |
122 | #define PCI_COMMAND_WAIT␉␉␉␉␉0x80␉␉␉/* Enable address/data stepping */␊ |
123 | #define PCI_COMMAND_SERR␉␉␉␉␉0x100␉␉␉/* Enable SERR */␊ |
124 | #define PCI_COMMAND_FAST_BACK␉␉␉␉␉0x200␉␉␉/* Enable back-to-back writes */␊ |
125 | #define PCI_COMMAND_DISABLE_INTx␉␉␉␉0x400␉␉␉/* PCIE: Disable INTx interrupts */␊ |
126 | ␊ |
127 | #define PCI_STATUS␉␉␉␉␉␉0x06␉␉␉/* 16 bits */␊ |
128 | #define PCI_STATUS_INTx␉␉␉␉␉␉0x08␉␉␉/* PCIE: INTx interrupt pending */␊ |
129 | #define PCI_STATUS_CAP_LIST␉␉␉␉␉0x10␉␉␉/* Support Capability List */␊ |
130 | #define PCI_STATUS_66MHZ␉␉␉␉␉0x20␉␉␉/* Support 66 Mhz PCI 2.1 bus */␊ |
131 | #define PCI_STATUS_UDF␉␉␉␉␉␉0x40␉␉␉/* Support User Definable Features [obsolete] */␊ |
132 | #define PCI_STATUS_FAST_BACK␉␉␉␉␉0x80␉␉␉/* Accept fast-back to back */␊ |
133 | #define PCI_STATUS_PARITY␉␉␉␉␉0x100␉␉␉/* Detected parity error */␊ |
134 | #define PCI_STATUS_DEVSEL_MASK␉␉␉␉␉0x600␉␉␉/* DEVSEL timing */␊ |
135 | #define PCI_STATUS_DEVSEL_FAST␉␉␉␉␉0x000␊ |
136 | #define PCI_STATUS_DEVSEL_MEDIUM␉␉␉␉0x200␊ |
137 | #define PCI_STATUS_DEVSEL_SLOW␉␉␉␉␉0x400␊ |
138 | #define PCI_STATUS_SIG_TARGET_ABORT␉␉␉␉0x800␉␉␉/* Set on target abort */␊ |
139 | #define PCI_STATUS_REC_TARGET_ABORT␉␉␉␉0x1000␉␉␉/* Master ack of " */␊ |
140 | #define PCI_STATUS_REC_MASTER_ABORT␉␉␉␉0x2000␉␉␉/* Set on master abort */␊ |
141 | #define PCI_STATUS_SIG_SYSTEM_ERROR␉␉␉␉0x4000␉␉␉/* Set when we drive SERR */␊ |
142 | #define PCI_STATUS_DETECTED_PARITY␉␉␉␉0x8000␉␉␉/* Set on parity error */␊ |
143 | ␊ |
144 | #define PCI_CLASS_REVISION␉␉␉␉␉0x08␉␉␉/* High 24 bits are class, low 8 revision */␊ |
145 | #define PCI_REVISION_ID␉␉␉␉␉␉0x08␉␉␉/* Revision ID */␊ |
146 | #define PCI_CLASS_PROG␉␉␉␉␉␉0x09␉␉␉/* Reg. Level Programming Interface */␊ |
147 | #define PCI_CLASS_DEVICE␉␉␉␉␉0x0a␉␉␉/* Device class */␊ |
148 | ␊ |
149 | #define PCI_CACHE_LINE_SIZE␉␉␉␉␉0x0c␉␉␉/* 8 bits */␊ |
150 | #define PCI_LATENCY_TIMER␉␉␉␉␉0x0d␉␉␉/* 8 bits */␊ |
151 | #define PCI_HEADER_TYPE␉␉␉␉␉␉0x0e␉␉␉/* 8 bits */␊ |
152 | #define PCI_HEADER_TYPE_NORMAL␉␉␉␉␉0␊ |
153 | #define PCI_HEADER_TYPE_BRIDGE␉␉␉␉␉1␊ |
154 | #define PCI_HEADER_TYPE_CARDBUS␉␉␉␉␉2␉␊ |
155 | ␊ |
156 | #define PCI_BIST␉␉␉␉␉␉0x0f␉␉␉/* 8 bits */␊ |
157 | #define PCI_BIST_CODE_MASK␉␉␉␉␉0x0f␉␉␉/* Return result */␊ |
158 | #define PCI_BIST_START␉␉␉␉␉␉0x40␉␉␉/* 1 to start BIST, 2 secs or less */␊ |
159 | #define PCI_BIST_CAPABLE␉␉␉␉␉0x80␉␉␉/* 1 if BIST capable */␊ |
160 | ␊ |
161 | /*␊ |
162 | * Base addresses specify locations in memory or I/O space.␊ |
163 | * Decoded size can be determined by writing a value of␊ |
164 | * 0xffffffff to the register, and reading it back. Only␊ |
165 | * 1 bits are decoded.␊ |
166 | */␊ |
167 | #define PCI_BASE_ADDRESS_0␉␉␉␉␉0x10␉␉␉/* 32 bits */␊ |
168 | #define PCI_BASE_ADDRESS_1␉␉␉␉␉0x14␉␉␉/* 32 bits [htype 0,1 only] */␊ |
169 | #define PCI_BASE_ADDRESS_2␉␉␉␉␉0x18␉␉␉/* 32 bits [htype 0 only] */␊ |
170 | #define PCI_BASE_ADDRESS_3␉␉␉␉␉0x1c␉␉␉/* 32 bits */␊ |
171 | #define PCI_BASE_ADDRESS_4␉␉␉␉␉0x20␉␉␉/* 32 bits */␊ |
172 | #define PCI_BASE_ADDRESS_5␉␉␉␉␉0x24␉␉␉/* 32 bits */␊ |
173 | #define PCI_BASE_ADDRESS_SPACE␉␉␉␉␉0x01␉␉␉/* 0 = memory, 1 = I/O */␊ |
174 | #define PCI_BASE_ADDRESS_SPACE_IO␉␉␉␉0x01␊ |
175 | #define PCI_BASE_ADDRESS_SPACE_MEMORY␉␉␉␉0x00␊ |
176 | #define PCI_BASE_ADDRESS_MEM_TYPE_MASK␉␉␉␉0x06␊ |
177 | #define PCI_BASE_ADDRESS_MEM_TYPE_32␉␉␉␉0x00␉␉␉/* 32 bit address */␊ |
178 | #define PCI_BASE_ADDRESS_MEM_TYPE_1M␉␉␉␉0x02␉␉␉/* Below 1M [obsolete] */␊ |
179 | #define PCI_BASE_ADDRESS_MEM_TYPE_64␉␉␉␉0x04␉␉␉/* 64 bit address */␊ |
180 | #define PCI_BASE_ADDRESS_MEM_PREFETCH␉␉␉␉0x08␉␉␉/* prefetchable? */␊ |
181 | #define PCI_BASE_ADDRESS_MEM_MASK␉␉␉␉(~(pciaddr_t)0x0f)␊ |
182 | #define PCI_BASE_ADDRESS_IO_MASK␉␉␉␉(~(pciaddr_t)0x03)␊ |
183 | /* bit 1 is reserved if address_space = 1 */␊ |
184 | ␊ |
185 | /* Header type 0 (normal devices) */␊ |
186 | #define PCI_CARDBUS_CIS␉␉␉␉␉␉0x28␊ |
187 | #define PCI_SUBSYSTEM_VENDOR_ID␉␉␉␉␉0x2c␊ |
188 | #define PCI_SUBSYSTEM_ID␉␉␉␉␉0x2e␊ |
189 | #define PCI_ROM_ADDRESS␉␉␉␉␉␉0x30␉␉␉/* Bits 31..11 are address, 10..1 reserved */␊ |
190 | #define PCI_ROM_ADDRESS_ENABLE␉␉␉␉␉0x01␊ |
191 | #define PCI_ROM_ADDRESS_MASK␉␉␉␉␉(~(pciaddr_t)0x7ff)␊ |
192 | ␊ |
193 | #define PCI_CAPABILITY_LIST␉␉␉␉␉0x34␉␉␉/* Offset of first capability list entry */␊ |
194 | ␊ |
195 | /* 0x35-0x3b are reserved */␊ |
196 | #define PCI_INTERRUPT_LINE␉␉␉␉␉0x3c␉␉␉/* 8 bits */␊ |
197 | #define PCI_INTERRUPT_PIN␉␉␉␉␉0x3d␉␉␉/* 8 bits */␊ |
198 | #define PCI_MIN_GNT␉␉␉␉␉␉0x3e␉␉␉/* 8 bits */␊ |
199 | #define PCI_MAX_LAT␉␉␉␉␉␉0x3f␉␉␉/* 8 bits */␊ |
200 | ␊ |
201 | /* Header type 1 (PCI-to-PCI bridges) */␊ |
202 | #define PCI_PRIMARY_BUS␉␉␉␉␉␉0x18␉␉␉/* Primary bus number */␊ |
203 | #define PCI_SECONDARY_BUS␉␉␉␉␉0x19␉␉␉/* Secondary bus number */␊ |
204 | #define PCI_SUBORDINATE_BUS␉␉␉␉␉0x1a␉␉␉/* Highest bus number behind the bridge */␊ |
205 | #define PCI_SEC_LATENCY_TIMER␉␉␉␉␉0x1b␉␉␉/* Latency timer for secondary interface */␊ |
206 | #define PCI_IO_BASE␉␉␉␉␉␉0x1c␉␉␉/* I/O range behind the bridge */␊ |
207 | #define PCI_IO_LIMIT␉␉␉␉␉␉0x1d␊ |
208 | #define PCI_IO_RANGE_TYPE_MASK␉␉␉␉␉0x0f␉␉␉/* I/O bridging type */␊ |
209 | #define PCI_IO_RANGE_TYPE_16␉␉␉␉␉0x00␊ |
210 | #define PCI_IO_RANGE_TYPE_32␉␉␉␉␉0x01␊ |
211 | #define PCI_IO_RANGE_MASK␉␉␉␉␉~0x0f␊ |
212 | #define PCI_SEC_STATUS␉␉␉␉␉␉0x1e␉␉␉/* Secondary status register */␊ |
213 | #define PCI_MEMORY_BASE␉␉␉␉␉␉0x20␉␉␉/* Memory range behind */␊ |
214 | #define PCI_MEMORY_LIMIT␉␉␉␉␉0x22␊ |
215 | #define PCI_MEMORY_RANGE_TYPE_MASK␉␉␉␉0x0f␊ |
216 | #define PCI_MEMORY_RANGE_MASK␉␉␉␉␉~0x0f␊ |
217 | #define PCI_PREF_MEMORY_BASE␉␉␉␉␉0x24␉␉␉/* Prefetchable memory range behind */␊ |
218 | #define PCI_PREF_MEMORY_LIMIT␉␉␉␉␉0x26␊ |
219 | #define PCI_PREF_RANGE_TYPE_MASK␉␉␉␉0x0f␊ |
220 | #define PCI_PREF_RANGE_TYPE_32␉␉␉␉␉0x00␊ |
221 | #define PCI_PREF_RANGE_TYPE_64␉␉␉␉␉0x01␊ |
222 | #define PCI_PREF_RANGE_MASK␉␉␉␉␉~0x0f␊ |
223 | #define PCI_PREF_BASE_UPPER32␉␉␉␉␉0x28␉␉␉/* Upper half of prefetchable memory range */␊ |
224 | #define PCI_PREF_LIMIT_UPPER32␉␉␉␉␉0x2c␊ |
225 | #define PCI_IO_BASE_UPPER16␉␉␉␉␉0x30␉␉␉/* Upper half of I/O addresses */␊ |
226 | #define PCI_IO_LIMIT_UPPER16␉␉␉␉␉0x32␊ |
227 | /* 0x34 same as for htype 0 */␊ |
228 | /* 0x35-0x3b is reserved */␊ |
229 | #define PCI_ROM_ADDRESS1␉␉␉␉␉0x38␉␉␉/* Same as PCI_ROM_ADDRESS, but for htype 1 */␊ |
230 | /* 0x3c-0x3d are same as for htype 0 */␊ |
231 | #define PCI_BRIDGE_CONTROL␉␉␉␉␉0x3e␊ |
232 | #define PCI_BRIDGE_CTL_PARITY␉␉␉␉␉0x01␉␉␉/* Enable parity detection on secondary interface */␊ |
233 | #define PCI_BRIDGE_CTL_SERR␉␉␉␉␉0x02␉␉␉/* The same for SERR forwarding */␊ |
234 | #define PCI_BRIDGE_CTL_NO_ISA␉␉␉␉␉0x04␉␉␉/* Disable bridging of ISA ports */␊ |
235 | #define PCI_BRIDGE_CTL_VGA␉␉␉␉␉0x08␉␉␉/* Forward VGA addresses */␊ |
236 | #define PCI_BRIDGE_CTL_MASTER_ABORT␉␉␉␉0x20␉␉␉/* Report master aborts */␊ |
237 | #define PCI_BRIDGE_CTL_BUS_RESET␉␉␉␉0x40␉␉␉/* Secondary bus reset */␊ |
238 | #define PCI_BRIDGE_CTL_FAST_BACK␉␉␉␉0x80␉␉␉/* Fast Back2Back enabled on secondary interface */␊ |
239 | #define PCI_BRIDGE_CTL_PRI_DISCARD_TIMER␉␉␉0x100␉␉␉/* PCI-X? */␊ |
240 | #define PCI_BRIDGE_CTL_SEC_DISCARD_TIMER␉␉␉0x200␉␉␉/* PCI-X? */␊ |
241 | #define PCI_BRIDGE_CTL_DISCARD_TIMER_STATUS␉␉␉0x400␉␉␉/* PCI-X? */␊ |
242 | #define PCI_BRIDGE_CTL_DISCARD_TIMER_SERR_EN␉␉␉0x800␉␉␉/* PCI-X? */␊ |
243 | ␊ |
244 | /* Header type 2 (CardBus bridges) */␊ |
245 | /* 0x14-0x15 reserved */␊ |
246 | #define PCI_CB_SEC_STATUS␉␉␉␉␉0x16␉␉␉/* Secondary status */␊ |
247 | #define PCI_CB_PRIMARY_BUS␉␉␉␉␉0x18␉␉␉/* PCI bus number */␊ |
248 | #define PCI_CB_CARD_BUS␉␉␉␉␉␉0x19␉␉␉/* CardBus bus number */␊ |
249 | #define PCI_CB_SUBORDINATE_BUS␉␉␉␉␉0x1a␉␉␉/* Subordinate bus number */␊ |
250 | #define PCI_CB_LATENCY_TIMER␉␉␉␉␉0x1b␉␉␉/* CardBus latency timer */␊ |
251 | #define PCI_CB_MEMORY_BASE_0␉␉␉␉␉0x1c␊ |
252 | #define PCI_CB_MEMORY_LIMIT_0␉␉␉␉␉0x20␊ |
253 | #define PCI_CB_MEMORY_BASE_1␉␉␉␉␉0x24␊ |
254 | #define PCI_CB_MEMORY_LIMIT_1␉␉␉␉␉0x28␊ |
255 | #define PCI_CB_IO_BASE_0␉␉␉␉␉0x2c␊ |
256 | #define PCI_CB_IO_BASE_0_HI␉␉␉␉␉0x2e␊ |
257 | #define PCI_CB_IO_LIMIT_0␉␉␉␉␉0x30␊ |
258 | #define PCI_CB_IO_LIMIT_0_HI␉␉␉␉␉0x32␊ |
259 | #define PCI_CB_IO_BASE_1␉␉␉␉␉0x34␊ |
260 | #define PCI_CB_IO_BASE_1_HI␉␉␉␉␉0x36␊ |
261 | #define PCI_CB_IO_LIMIT_1␉␉␉␉␉0x38␊ |
262 | #define PCI_CB_IO_LIMIT_1_HI␉␉␉␉␉0x3a␊ |
263 | #define␉ PCI_CB_IO_RANGE_MASK␉␉␉␉␉~0x03␊ |
264 | /* 0x3c-0x3d are same as for htype 0 */␊ |
265 | #define PCI_CB_BRIDGE_CONTROL␉␉␉␉␉0x3e␊ |
266 | #define PCI_CB_BRIDGE_CTL_PARITY␉␉␉␉0x01␉␉␉/* Similar to standard bridge control register */␊ |
267 | #define PCI_CB_BRIDGE_CTL_SERR␉␉␉␉␉0x02␊ |
268 | #define PCI_CB_BRIDGE_CTL_ISA␉␉␉␉␉0x04␊ |
269 | #define PCI_CB_BRIDGE_CTL_VGA␉␉␉␉␉0x08␊ |
270 | #define PCI_CB_BRIDGE_CTL_MASTER_ABORT␉␉␉␉0x20␊ |
271 | #define PCI_CB_BRIDGE_CTL_CB_RESET␉␉␉␉0x40␉␉␉/* CardBus reset */␊ |
272 | #define PCI_CB_BRIDGE_CTL_16BIT_INT␉␉␉␉0x80␉␉␉/* Enable interrupt for 16-bit cards */␊ |
273 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0␉␉␉␉0x100␉␉␉/* Prefetch enable for both memory regions */␊ |
274 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1␉␉␉␉0x200␊ |
275 | #define PCI_CB_BRIDGE_CTL_POST_WRITES␉␉␉␉0x400␊ |
276 | #define PCI_CB_SUBSYSTEM_VENDOR_ID␉␉␉␉0x40␊ |
277 | #define PCI_CB_SUBSYSTEM_ID␉␉␉␉␉0x42␊ |
278 | #define PCI_CB_LEGACY_MODE_BASE␉␉␉␉␉0x44␉␉␉/* 16-bit PC Card legacy mode base address (ExCa) */␊ |
279 | /* 0x48-0x7f reserved */␊ |
280 | ␊ |
281 | /* Capability lists */␊ |
282 | #define PCI_CAP_LIST_ID␉␉␉␉␉␉0␉␉␉/* Capability ID */␊ |
283 | #define PCI_CAP_ID_PM␉␉␉␉␉␉0x01␉␉␉/* Power Management */␊ |
284 | #define PCI_CAP_ID_AGP␉␉␉␉␉␉0x02␉␉␉/* Accelerated Graphics Port */␊ |
285 | #define PCI_CAP_ID_VPD␉␉␉␉␉␉0x03␉␉␉/* Vital Product Data */␊ |
286 | #define PCI_CAP_ID_SLOTID␉␉␉␉␉0x04␉␉␉/* Slot Identification */␊ |
287 | #define PCI_CAP_ID_MSI␉␉␉␉␉␉0x05␉␉␉/* Message Signaled Interrupts */␊ |
288 | #define PCI_CAP_ID_CHSWP␉␉␉␉␉0x06␉␉␉/* CompactPCI HotSwap */␊ |
289 | #define PCI_CAP_ID_PCIX␉␉␉␉␉␉0x07␉␉␉/* PCI-X */␊ |
290 | #define PCI_CAP_ID_HT␉␉␉␉␉␉0x08␉␉␉/* HyperTransport */␊ |
291 | #define PCI_CAP_ID_VNDR␉␉␉␉␉␉0x09␉␉␉/* Vendor specific */␊ |
292 | #define PCI_CAP_ID_DBG␉␉␉␉␉␉0x0A␉␉␉/* Debug port */␊ |
293 | #define PCI_CAP_ID_CCRC␉␉␉␉␉␉0x0B␉␉␉/* CompactPCI Central Resource Control */␊ |
294 | #define PCI_CAP_ID_HOTPLUG␉␉␉␉␉0x0C␉␉␉/* PCI hot-plug */␊ |
295 | #define PCI_CAP_ID_SSVID␉␉␉␉␉0x0D␉␉␉/* Bridge subsystem vendor/device ID */␊ |
296 | #define PCI_CAP_ID_AGP3␉␉␉␉␉␉0x0E␉␉␉/* AGP 8x */␊ |
297 | #define PCI_CAP_ID_SECURE␉␉␉␉␉0x0F␉␉␉/* Secure device (?) */␊ |
298 | #define PCI_CAP_ID_EXP␉␉␉␉␉␉0x10␉␉␉/* PCI Express */␊ |
299 | #define PCI_CAP_ID_MSIX␉␉␉␉␉␉0x11␉␉␉/* MSI-X */␊ |
300 | #define PCI_CAP_ID_SATA␉␉␉␉␉␉0x12␉␉␉/* Serial-ATA HBA */␊ |
301 | #define PCI_CAP_ID_AF␉␉␉␉␉␉0x13␉␉␉/* Advanced features of PCI devices integrated in PCIe root cplx */␊ |
302 | #define PCI_CAP_LIST_NEXT␉␉␉␉␉1␉␉␉/* Next capability in the list */␊ |
303 | #define PCI_CAP_FLAGS␉␉␉␉␉␉2␉␉␉/* Capability defined flags (16 bits) */␊ |
304 | #define PCI_CAP_SIZEOF␉␉␉␉␉␉4␊ |
305 | ␊ |
306 | /* Capabilities residing in the␊ |
307 | PCI Express extended configuration space */␊ |
308 | #define PCI_EXT_CAP_ID_AER␉␉␉␉␉0x01␉␉␉/* Advanced Error Reporting */␊ |
309 | #define PCI_EXT_CAP_ID_VC␉␉␉␉␉0x02␉␉␉/* Virtual Channel */␊ |
310 | #define PCI_EXT_CAP_ID_DSN␉␉␉␉␉0x03␉␉␉/* Device Serial Number */␊ |
311 | #define PCI_EXT_CAP_ID_PB␉␉␉␉␉0x04␉␉␉/* Power Budgeting */␊ |
312 | #define PCI_EXT_CAP_ID_RCLINK␉␉␉␉␉0x05␉␉␉/* Root Complex Link Declaration */␊ |
313 | #define PCI_EXT_CAP_ID_RCILINK␉␉␉␉␉0x06␉␉␉/* Root Complex Internal Link Declaration */␊ |
314 | #define PCI_EXT_CAP_ID_RCECOLL␉␉␉␉␉0x07␉␉␉/* Root Complex Event Collector */␊ |
315 | #define PCI_EXT_CAP_ID_MFVC␉␉␉␉␉0x08␉␉␉/* Multi-Function Virtual Channel */␊ |
316 | #define PCI_EXT_CAP_ID_RBCB␉␉␉␉␉0x0a␉␉␉/* Root Bridge Control Block */␊ |
317 | #define PCI_EXT_CAP_ID_VNDR␉␉␉␉␉0x0b␉␉␉/* Vendor specific */␊ |
318 | #define PCI_EXT_CAP_ID_ACS␉␉␉␉␉0x0d␉␉␉/* Access Controls */␊ |
319 | #define PCI_EXT_CAP_ID_ARI␉␉␉␉␉0x0e␉␉␉/* Alternative Routing-ID Interpretation */␊ |
320 | #define PCI_EXT_CAP_ID_ATS␉␉␉␉␉0x0f␉␉␉/* Address Translation Service */␊ |
321 | #define PCI_EXT_CAP_ID_SRIOV␉␉␉␉␉0x10␉␉␉/* Single Root I/O Virtualization */␊ |
322 | ␊ |
323 | /* Power Management Registers */␊ |
324 | #define PCI_PM_CAP_VER_MASK␉␉␉␉␉0x0007␉␉␉/* Version (2=PM1.1) */␊ |
325 | #define PCI_PM_CAP_PME_CLOCK␉␉␉␉␉0x0008␉␉␉/* Clock required for PME generation */␊ |
326 | #define PCI_PM_CAP_DSI␉␉␉␉␉␉0x0020␉␉␉/* Device specific initialization required */␊ |
327 | #define PCI_PM_CAP_AUX_C_MASK␉␉␉␉␉0x01c0␉␉␉/* Maximum aux current required in D3cold */␊ |
328 | #define PCI_PM_CAP_D1␉␉␉␉␉␉0x0200␉␉␉/* D1 power state support */␊ |
329 | #define PCI_PM_CAP_D2␉␉␉␉␉␉0x0400␉␉␉/* D2 power state support */␊ |
330 | #define PCI_PM_CAP_PME_D0␉␉␉␉␉0x0800␉␉␉/* PME can be asserted from D0 */␊ |
331 | #define PCI_PM_CAP_PME_D1␉␉␉␉␉0x1000␉␉␉/* PME can be asserted from D1 */␊ |
332 | #define PCI_PM_CAP_PME_D2␉␉␉␉␉0x2000␉␉␉/* PME can be asserted from D2 */␊ |
333 | #define PCI_PM_CAP_PME_D3_HOT␉␉␉␉␉0x4000␉␉␉/* PME can be asserted from D3hot */␊ |
334 | #define PCI_PM_CAP_PME_D3_COLD␉␉␉␉␉0x8000␉␉␉/* PME can be asserted from D3cold */␊ |
335 | #define PCI_PM_CTRL␉␉␉␉␉␉4␉␉␉/* PM control and status register */␊ |
336 | #define PCI_PM_CTRL_STATE_MASK␉␉␉␉␉0x0003␉␉␉/* Current power state (D0 to D3) */␊ |
337 | #define PCI_PM_CTRL_PME_ENABLE␉␉␉␉␉0x0100␉␉␉/* PME pin enable */␊ |
338 | #define PCI_PM_CTRL_DATA_SEL_MASK␉␉␉␉0x1e00␉␉␉/* PM table data index */␊ |
339 | #define PCI_PM_CTRL_DATA_SCALE_MASK␉␉␉␉0x6000␉␉␉/* PM table data scaling factor */␊ |
340 | #define PCI_PM_CTRL_PME_STATUS␉␉␉␉␉0x8000␉␉␉/* PME pin status */␊ |
341 | #define PCI_PM_PPB_EXTENSIONS␉␉␉␉␉6␉␉␉/* PPB support extensions */␊ |
342 | #define PCI_PM_PPB_B2_B3␉␉␉␉␉0x40␉␉␉/* If bridge enters D3hot, bus enters: 0=B3, 1=B2 */␊ |
343 | #define PCI_PM_BPCC_ENABLE␉␉␉␉␉0x80␉␉␉/* Secondary bus is power managed */␊ |
344 | #define PCI_PM_DATA_REGISTER␉␉␉␉␉7␉␉␉/* PM table contents read here */␊ |
345 | #define PCI_PM_SIZEOF␉␉␉␉␉␉8␊ |
346 | ␊ |
347 | /* AGP registers */␊ |
348 | #define PCI_AGP_VERSION␉␉␉␉␉␉2␉␉␉/* BCD version number */␊ |
349 | #define PCI_AGP_RFU␉␉␉␉␉␉3␉␉␉/* Rest of capability flags */␊ |
350 | #define PCI_AGP_STATUS␉␉␉␉␉␉4␉␉␉/* Status register */␊ |
351 | #define PCI_AGP_STATUS_RQ_MASK␉␉␉␉␉0xff000000␉␉/* Maximum number of requests - 1 */␊ |
352 | #define PCI_AGP_STATUS_ISOCH␉␉␉␉␉0x10000␉␉␉/* Isochronous transactions supported */␊ |
353 | #define PCI_AGP_STATUS_ARQSZ_MASK␉␉␉␉0xe000␉␉␉/* log2(optimum async req size in bytes) - 4 */␊ |
354 | #define PCI_AGP_STATUS_CAL_MASK␉␉␉␉␉0x1c00␉␉␉/* Calibration cycle timing */␊ |
355 | #define PCI_AGP_STATUS_SBA␉␉␉␉␉0x0200␉␉␉/* Sideband addressing supported */␊ |
356 | #define PCI_AGP_STATUS_ITA_COH␉␉␉␉␉0x0100␉␉␉/* In-aperture accesses always coherent */␊ |
357 | #define PCI_AGP_STATUS_GART64␉␉␉␉␉0x0080␉␉␉/* 64-bit GART entries supported */␊ |
358 | #define PCI_AGP_STATUS_HTRANS␉␉␉␉␉0x0040␉␉␉/* If 0, core logic can xlate host CPU accesses thru aperture */␊ |
359 | #define PCI_AGP_STATUS_64BIT␉␉␉␉␉0x0020␉␉␉/* 64-bit addressing cycles supported */␊ |
360 | #define PCI_AGP_STATUS_FW␉␉␉␉␉0x0010␉␉␉/* Fast write transfers supported */␊ |
361 | #define PCI_AGP_STATUS_AGP3␉␉␉␉␉0x0008␉␉␉/* AGP3 mode supported */␊ |
362 | #define PCI_AGP_STATUS_RATE4␉␉␉␉␉0x0004␉␉␉/* 4x transfer rate supported (RFU in AGP3 mode) */␊ |
363 | #define PCI_AGP_STATUS_RATE2␉␉␉␉␉0x0002␉␉␉/* 2x transfer rate supported (8x in AGP3 mode) */␊ |
364 | #define PCI_AGP_STATUS_RATE1␉␉␉␉␉0x0001␉␉␉/* 1x transfer rate supported (4x in AGP3 mode) */␊ |
365 | #define PCI_AGP_COMMAND␉␉␉␉␉␉8␉␉␉/* Control register */␊ |
366 | #define PCI_AGP_COMMAND_RQ_MASK␉␉␉␉␉0xff000000␉␉/* Master: Maximum number of requests */␊ |
367 | #define PCI_AGP_COMMAND_ARQSZ_MASK␉␉␉␉0xe000␉␉␉/* log2(optimum async req size in bytes) - 4 */␊ |
368 | #define PCI_AGP_COMMAND_CAL_MASK␉␉␉␉0x1c00␉␉␉/* Calibration cycle timing */␊ |
369 | #define PCI_AGP_COMMAND_SBA␉␉␉␉␉0x0200␉␉␉/* Sideband addressing enabled */␊ |
370 | #define PCI_AGP_COMMAND_AGP␉␉␉␉␉0x0100␉␉␉/* Allow processing of AGP transactions */␊ |
371 | #define PCI_AGP_COMMAND_GART64␉␉␉␉␉0x0080␉␉␉/* 64-bit GART entries enabled */␊ |
372 | #define PCI_AGP_COMMAND_64BIT␉␉␉␉␉0x0020␉␉␉/* Allow generation of 64-bit addr cycles */␊ |
373 | #define PCI_AGP_COMMAND_FW␉␉␉␉␉0x0010␉␉␉/* Enable FW transfers */␊ |
374 | #define PCI_AGP_COMMAND_RATE4␉␉␉␉␉0x0004␉␉␉/* Use 4x rate (RFU in AGP3 mode) */␊ |
375 | #define PCI_AGP_COMMAND_RATE2␉␉␉␉␉0x0002␉␉␉/* Use 2x rate (8x in AGP3 mode) */␊ |
376 | #define PCI_AGP_COMMAND_RATE1␉␉␉␉␉0x0001␉␉␉/* Use 1x rate (4x in AGP3 mode) */␊ |
377 | #define PCI_AGP_SIZEOF␉␉␉␉␉␉12␊ |
378 | ␊ |
379 | /* Vital Product Data */␊ |
380 | #define PCI_VPD_ADDR␉␉␉␉␉␉2␉␉␉/* Address to access (15 bits!) */␊ |
381 | #define PCI_VPD_ADDR_MASK␉␉␉␉␉0x7fff␉␉␉/* Address mask */␊ |
382 | #define PCI_VPD_ADDR_F␉␉␉␉␉␉0x8000␉␉␉/* Write 0, 1 indicates completion */␊ |
383 | #define PCI_VPD_DATA␉␉␉␉␉␉4␉␉␉/* 32-bits of data returned here */␊ |
384 | ␊ |
385 | /* Slot Identification */␊ |
386 | #define PCI_SID_ESR␉␉␉␉␉␉2␉␉␉/* Expansion Slot Register */␊ |
387 | #define PCI_SID_ESR_NSLOTS␉␉␉␉␉0x1f␉␉␉/* Number of expansion slots available */␊ |
388 | #define PCI_SID_ESR_FIC␉␉␉␉␉␉0x20␉␉␉/* First In Chassis Flag */␊ |
389 | #define PCI_SID_CHASSIS_NR␉␉␉␉␉3␉␉␉/* Chassis Number */␊ |
390 | ␊ |
391 | /* Message Signaled Interrupts registers */␊ |
392 | #define PCI_MSI_FLAGS␉␉␉␉␉␉2␉␉␉/* Various flags */␊ |
393 | #define PCI_MSI_FLAGS_MASK_BIT␉␉␉␉␉0x100␉␉␉/* interrupt masking & reporting supported */␊ |
394 | #define PCI_MSI_FLAGS_64BIT␉␉␉␉␉0x080␉␉␉/* 64-bit addresses allowed */␊ |
395 | #define PCI_MSI_FLAGS_QSIZE␉␉␉␉␉0x070␉␉␉/* Message queue size configured */␊ |
396 | #define PCI_MSI_FLAGS_QMASK␉␉␉␉␉0x00e␉␉␉/* Maximum queue size available */␊ |
397 | #define PCI_MSI_FLAGS_ENABLE␉␉␉␉␉0x001␉␉␉/* MSI feature enabled */␊ |
398 | #define PCI_MSI_RFU␉␉␉␉␉␉3␉␉␉/* Rest of capability flags */␊ |
399 | #define PCI_MSI_ADDRESS_LO␉␉␉␉␉4␉␉␉/* Lower 32 bits */␊ |
400 | #define PCI_MSI_ADDRESS_HI␉␉␉␉␉8␉␉␉/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */␊ |
401 | #define PCI_MSI_DATA_32␉␉␉␉␉␉8␉␉␉/* 16 bits of data for 32-bit devices */␊ |
402 | #define PCI_MSI_DATA_64␉␉␉␉␉␉12␉␉␉/* 16 bits of data for 64-bit devices */␊ |
403 | #define PCI_MSI_MASK_BIT_32␉␉␉␉␉12␉␉␉/* per-vector masking for 32-bit devices */␊ |
404 | #define PCI_MSI_MASK_BIT_64␉␉␉␉␉16␉␉␉/* per-vector masking for 64-bit devices */␊ |
405 | #define PCI_MSI_PENDING_32␉␉␉␉␉16␉␉␉/* per-vector interrupt pending for 32-bit devices */␊ |
406 | #define PCI_MSI_PENDING_64␉␉␉␉␉20␉␉␉/* per-vector interrupt pending for 64-bit devices */␊ |
407 | ␊ |
408 | /* PCI-X */␊ |
409 | #define PCI_PCIX_COMMAND␉␉␉␉␉2␉␉␉/* Command register offset */␊ |
410 | #define PCI_PCIX_COMMAND_DPERE␉␉␉␉␉0x0001␉␉␉/* Data Parity Error Recover Enable */␊ |
411 | #define PCI_PCIX_COMMAND_ERO␉␉␉␉␉0x0002␉␉␉/* Enable Relaxed Ordering */␊ |
412 | #define PCI_PCIX_COMMAND_MAX_MEM_READ_BYTE_COUNT␉␉0x000c␉␉␉/* Maximum Memory Read Byte Count */␊ |
413 | #define PCI_PCIX_COMMAND_MAX_OUTSTANDING_SPLIT_TRANS␉␉0x0070␊ |
414 | #define PCI_PCIX_COMMAND_RESERVED␉␉␉␉0xf80␊ |
415 | #define PCI_PCIX_STATUS␉␉␉␉␉␉4␉␉␉/* Status register offset */␊ |
416 | #define PCI_PCIX_STATUS_FUNCTION␉␉␉␉0x00000007␊ |
417 | #define PCI_PCIX_STATUS_DEVICE␉␉␉␉␉0x000000f8␊ |
418 | #define PCI_PCIX_STATUS_BUS␉␉␉␉␉0x0000ff00␊ |
419 | #define PCI_PCIX_STATUS_64BIT␉␉␉␉␉0x00010000␊ |
420 | #define PCI_PCIX_STATUS_133MHZ␉␉␉␉␉0x00020000␊ |
421 | #define PCI_PCIX_STATUS_SC_DISCARDED␉␉␉␉0x00040000␉␉/* Split Completion Discarded */␊ |
422 | #define PCI_PCIX_STATUS_UNEXPECTED_SC␉␉␉␉0x00080000␉␉/* Unexpected Split Completion */␊ |
423 | #define PCI_PCIX_STATUS_DEVICE_COMPLEXITY␉␉␉0x00100000␉␉/* 0 = simple device, 1 = bridge device */␊ |
424 | #define PCI_PCIX_STATUS_DESIGNED_MAX_MEM_READ_BYTE_COUNT␉0x00600000␉␉/* 0 = 512 bytes, 1 = 1024, 2 = 2048, 3 = 4096 */␊ |
425 | #define PCI_PCIX_STATUS_DESIGNED_MAX_OUTSTANDING_SPLIT_TRANS␉0x03800000␊ |
426 | #define PCI_PCIX_STATUS_DESIGNED_MAX_CUMULATIVE_READ_SIZE␉0x1c000000␊ |
427 | #define PCI_PCIX_STATUS_RCVD_SC_ERR_MESS␉␉␉0x20000000␉␉/* Received Split Completion Error Message */␊ |
428 | #define PCI_PCIX_STATUS_266MHZ␉␉␉␉␉0x40000000␉␉/* 266 MHz capable */␊ |
429 | #define PCI_PCIX_STATUS_533MHZ␉␉␉␉␉0x80000000␉␉/* 533 MHz capable */␊ |
430 | #define PCI_PCIX_SIZEOF␉␉␉␉␉␉4␊ |
431 | ␊ |
432 | ␊ |
433 | /* PCI-X Bridges */␊ |
434 | #define PCI_PCIX_BRIDGE_SEC_STATUS␉␉␉␉2␉␉␉/* Secondary bus status register offset */␊ |
435 | #define PCI_PCIX_BRIDGE_SEC_STATUS_64BIT␉␉␉0x0001␊ |
436 | #define PCI_PCIX_BRIDGE_SEC_STATUS_133MHZ␉␉␉0x0002␊ |
437 | #define PCI_PCIX_BRIDGE_SEC_STATUS_SC_DISCARDED␉␉␉0x0004␉␉␉/* Split Completion Discarded on secondary bus */␊ |
438 | #define PCI_PCIX_BRIDGE_SEC_STATUS_UNEXPECTED_SC␉␉0x0008␉␉␉/* Unexpected Split Completion on secondary bus */␊ |
439 | #define PCI_PCIX_BRIDGE_SEC_STATUS_SC_OVERRUN␉␉␉0x0010␉␉␉/* Split Completion Overrun on secondary bus */␊ |
440 | #define PCI_PCIX_BRIDGE_SEC_STATUS_SPLIT_REQUEST_DELAYED␉0x0020␊ |
441 | #define PCI_PCIX_BRIDGE_SEC_STATUS_CLOCK_FREQ␉␉␉0x01c0␊ |
442 | #define PCI_PCIX_BRIDGE_SEC_STATUS_RESERVED␉␉␉0xfe00␊ |
443 | #define PCI_PCIX_BRIDGE_STATUS␉␉␉␉␉4␉␉␉/* Primary bus status register offset */␊ |
444 | #define PCI_PCIX_BRIDGE_STATUS_FUNCTION␉␉␉␉0x00000007␊ |
445 | #define PCI_PCIX_BRIDGE_STATUS_DEVICE␉␉␉␉0x000000f8␊ |
446 | #define PCI_PCIX_BRIDGE_STATUS_BUS␉␉␉␉0x0000ff00␊ |
447 | #define PCI_PCIX_BRIDGE_STATUS_64BIT␉␉␉␉0x00010000␊ |
448 | #define PCI_PCIX_BRIDGE_STATUS_133MHZ␉␉␉␉0x00020000␊ |
449 | #define PCI_PCIX_BRIDGE_STATUS_SC_DISCARDED␉␉␉0x00040000␉␉/* Split Completion Discarded */␊ |
450 | #define PCI_PCIX_BRIDGE_STATUS_UNEXPECTED_SC␉␉␉0x00080000␉␉/* Unexpected Split Completion */␊ |
451 | #define PCI_PCIX_BRIDGE_STATUS_SC_OVERRUN␉␉␉0x00100000␉␉/* Split Completion Overrun */␊ |
452 | #define PCI_PCIX_BRIDGE_STATUS_SPLIT_REQUEST_DELAYED␉␉0x00200000␊ |
453 | #define PCI_PCIX_BRIDGE_STATUS_RESERVED␉␉␉␉0xffc00000␊ |
454 | #define PCI_PCIX_BRIDGE_UPSTREAM_SPLIT_TRANS_CTRL␉␉8␉␉␉/* Upstream Split Transaction Register offset */␊ |
455 | #define PCI_PCIX_BRIDGE_DOWNSTREAM_SPLIT_TRANS_CTRL␉␉12␉␉␉/* Downstream Split Transaction Register offset */␊ |
456 | #define PCI_PCIX_BRIDGE_STR_CAPACITY␉␉␉␉0x0000ffff␊ |
457 | #define PCI_PCIX_BRIDGE_STR_COMMITMENT_LIMIT␉␉␉0xffff0000␊ |
458 | #define PCI_PCIX_BRIDGE_SIZEOF 12␊ |
459 | ␊ |
460 | /* PCI Express */␊ |
461 | #define PCI_EXP_FLAGS␉␉␉␉␉␉0x2␉␉␉/* Capabilities register */␊ |
462 | #define PCI_EXP_FLAGS_VERS␉␉␉␉␉0x000f␉␉␉/* Capability version */␊ |
463 | #define PCI_EXP_FLAGS_TYPE␉␉␉␉␉0x00f0␉␉␉/* Device/Port type */␊ |
464 | #define PCI_EXP_TYPE_ENDPOINT␉␉␉␉␉0x0 ␉␉␉/* Express Endpoint */␊ |
465 | #define PCI_EXP_TYPE_LEG_END␉␉␉␉␉0x1 ␉␉␉/* Legacy Endpoint */␊ |
466 | #define PCI_EXP_TYPE_ROOT_PORT␉␉␉␉␉0x4 ␉␉␉/* Root Port */␊ |
467 | #define PCI_EXP_TYPE_UPSTREAM␉␉␉␉␉0x5 ␉␉␉/* Upstream Port */␊ |
468 | #define PCI_EXP_TYPE_DOWNSTREAM␉␉␉␉␉0x6 ␉␉␉/* Downstream Port */␊ |
469 | #define PCI_EXP_TYPE_PCI_BRIDGE␉␉␉␉␉0x7 ␉␉␉/* PCI/PCI-X Bridge */␊ |
470 | #define PCI_EXP_TYPE_PCIE_BRIDGE␉␉␉␉0x8 ␉␉␉/* PCI/PCI-X to PCIE Bridge */␊ |
471 | #define PCI_EXP_TYPE_ROOT_INT_EP␉␉␉␉0x9 ␉␉␉/* Root Complex Integrated Endpoint */␊ |
472 | #define PCI_EXP_TYPE_ROOT_EC␉␉␉␉␉0xa ␉␉␉/* Root Complex Event Collector */␊ |
473 | #define PCI_EXP_FLAGS_SLOT␉␉␉␉␉0x0100␉␉␉/* Slot implemented */␊ |
474 | #define PCI_EXP_FLAGS_IRQ␉␉␉␉␉0x3e00␉␉␉/* Interrupt message number */␊ |
475 | #define PCI_EXP_DEVCAP␉␉␉␉␉␉0x4 ␉␉␉/* Device capabilities */␊ |
476 | #define PCI_EXP_DEVCAP_PAYLOAD␉␉␉␉␉0x07␉␉␉/* Max_Payload_Size */␊ |
477 | #define PCI_EXP_DEVCAP_PHANTOM␉␉␉␉␉0x18␉␉␉/* Phantom functions */␊ |
478 | #define PCI_EXP_DEVCAP_EXT_TAG␉␉␉␉␉0x20␉␉␉/* Extended tags */␊ |
479 | #define PCI_EXP_DEVCAP_L0S␉␉␉␉␉0x1c0␉␉␉/* L0s Acceptable Latency */␊ |
480 | #define PCI_EXP_DEVCAP_L1␉␉␉␉␉0xe00␉␉␉/* L1 Acceptable Latency */␊ |
481 | #define PCI_EXP_DEVCAP_ATN_BUT␉␉␉␉␉0x1000␉␉␉/* Attention Button Present */␊ |
482 | #define PCI_EXP_DEVCAP_ATN_IND␉␉␉␉␉0x2000␉␉␉/* Attention Indicator Present */␊ |
483 | #define PCI_EXP_DEVCAP_PWR_IND␉␉␉␉␉0x4000␉␉␉/* Power Indicator Present */␊ |
484 | #define PCI_EXP_DEVCAP_RBE␉␉␉␉␉0x8000␉␉␉/* Role-Based Error Reporting */␊ |
485 | #define PCI_EXP_DEVCAP_PWR_VAL␉␉␉␉␉0x3fc0000␉␉/* Slot Power Limit Value */␊ |
486 | #define PCI_EXP_DEVCAP_PWR_SCL␉␉␉␉␉0xc000000␉␉/* Slot Power Limit Scale */␊ |
487 | #define PCI_EXP_DEVCAP_FLRESET␉␉␉␉␉0x10000000␉␉/* Function-Level Reset */␊ |
488 | #define PCI_EXP_DEVCTL␉␉␉␉␉␉0x8␉␉␉/* Device Control */␊ |
489 | #define PCI_EXP_DEVCTL_CERE␉␉␉␉␉0x0001␉␉␉/* Correctable Error Reporting En. */␊ |
490 | #define PCI_EXP_DEVCTL_NFERE␉␉␉␉␉0x0002␉␉␉/* Non-Fatal Error Reporting Enable */␊ |
491 | #define PCI_EXP_DEVCTL_FERE␉␉␉␉␉0x0004␉␉␉/* Fatal Error Reporting Enable */␊ |
492 | #define PCI_EXP_DEVCTL_URRE␉␉␉␉␉0x0008␉␉␉/* Unsupported Request Reporting En. */␊ |
493 | #define PCI_EXP_DEVCTL_RELAXED␉␉␉␉␉0x0010␉␉␉/* Enable Relaxed Ordering */␊ |
494 | #define PCI_EXP_DEVCTL_PAYLOAD␉␉␉␉␉0x00e0␉␉␉/* Max_Payload_Size */␊ |
495 | #define PCI_EXP_DEVCTL_EXT_TAG␉␉␉␉␉0x0100␉␉␉/* Extended Tag Field Enable */␊ |
496 | #define PCI_EXP_DEVCTL_PHANTOM␉␉␉␉␉0x0200␉␉␉/* Phantom Functions Enable */␊ |
497 | #define PCI_EXP_DEVCTL_AUX_PME␉␉␉␉␉0x0400␉␉␉/* Auxiliary Power PM Enable */␊ |
498 | #define PCI_EXP_DEVCTL_NOSNOOP␉␉␉␉␉0x0800␉␉␉/* Enable No Snoop */␊ |
499 | #define PCI_EXP_DEVCTL_READRQ␉␉␉␉␉0x7000␉␉␉/* Max_Read_Request_Size */␊ |
500 | #define PCI_EXP_DEVCTL_BCRE␉␉␉␉␉0x8000␉␉␉/* Bridge Configuration Retry Enable */␊ |
501 | #define PCI_EXP_DEVCTL_FLRESET␉␉␉␉␉0x8000␉␉␉/* Function-Level Reset [bit shared with BCRE] */␊ |
502 | #define PCI_EXP_DEVSTA␉␉␉␉␉␉0xa ␉␉␉/* Device Status */␊ |
503 | #define PCI_EXP_DEVSTA_CED␉␉␉␉␉0x01␉␉␉/* Correctable Error Detected */␊ |
504 | #define PCI_EXP_DEVSTA_NFED␉␉␉␉␉0x02␉␉␉/* Non-Fatal Error Detected */␊ |
505 | #define PCI_EXP_DEVSTA_FED␉␉␉␉␉0x04␉␉␉/* Fatal Error Detected */␊ |
506 | #define PCI_EXP_DEVSTA_URD␉␉␉␉␉0x08␉␉␉/* Unsupported Request Detected */␊ |
507 | #define PCI_EXP_DEVSTA_AUXPD␉␉␉␉␉0x10␉␉␉/* AUX Power Detected */␊ |
508 | #define PCI_EXP_DEVSTA_TRPND␉␉␉␉␉0x20␉␉␉/* Transactions Pending */␊ |
509 | #define PCI_EXP_LNKCAP␉␉␉␉␉␉0xc␉␉␉/* Link Capabilities */␊ |
510 | #define PCI_EXP_LNKCAP_SPEED␉␉␉␉␉0x0000f ␉␉/* Maximum Link Speed */␊ |
511 | #define PCI_EXP_LNKCAP_WIDTH␉␉␉␉␉0x003f0 ␉␉/* Maximum Link Width */␊ |
512 | #define PCI_EXP_LNKCAP_ASPM␉␉␉␉␉0x00c00 ␉␉/* Active State Power Management */␊ |
513 | #define PCI_EXP_LNKCAP_L0S␉␉␉␉␉0x07000 ␉␉/* L0s Acceptable Latency */␊ |
514 | #define PCI_EXP_LNKCAP_L1␉␉␉␉␉0x38000 ␉␉/* L1 Acceptable Latency */␊ |
515 | #define PCI_EXP_LNKCAP_CLOCKPM␉␉␉␉␉0x40000 ␉␉/* Clock Power Management */␊ |
516 | #define PCI_EXP_LNKCAP_SURPRISE␉␉␉␉␉0x80000 ␉␉/* Surprise Down Error Reporting */␊ |
517 | #define PCI_EXP_LNKCAP_DLLA␉␉␉␉␉0x100000␉␉/* Data Link Layer Active Reporting */␊ |
518 | #define PCI_EXP_LNKCAP_LBNC␉␉␉␉␉0x200000␉␉/* Link Bandwidth Notification Capability */␊ |
519 | #define PCI_EXP_LNKCAP_PORT␉␉␉␉␉0xff000000␉␉/* Port Number */␊ |
520 | #define PCI_EXP_LNKCTL␉␉␉␉␉␉0x10␉␉␉/* Link Control */␊ |
521 | #define PCI_EXP_LNKCTL_ASPM␉␉␉␉␉0x0003␉␉␉/* ASPM Control */␊ |
522 | #define PCI_EXP_LNKCTL_RCB␉␉␉␉␉0x0008␉␉␉/* Read Completion Boundary */␊ |
523 | #define PCI_EXP_LNKCTL_DISABLE␉␉␉␉␉0x0010␉␉␉/* Link Disable */␊ |
524 | #define PCI_EXP_LNKCTL_RETRAIN␉␉␉␉␉0x0020␉␉␉/* Retrain Link */␊ |
525 | #define PCI_EXP_LNKCTL_CLOCK␉␉␉␉␉0x0040␉␉␉/* Common Clock Configuration */␊ |
526 | #define PCI_EXP_LNKCTL_XSYNCH␉␉␉␉␉0x0080␉␉␉/* Extended Synch */␊ |
527 | #define PCI_EXP_LNKCTL_CLOCKPM␉␉␉␉␉0x0100␉␉␉/* Clock Power Management */␊ |
528 | #define PCI_EXP_LNKCTL_HWAUTWD␉␉␉␉␉0x0200␉␉␉/* Hardware Autonomous Width Disable */␊ |
529 | #define PCI_EXP_LNKCTL_BWMIE␉␉␉␉␉0x0400␉␉␉/* Bandwidth Mgmt Interrupt Enable */␊ |
530 | #define PCI_EXP_LNKCTL_AUTBWIE␉␉␉␉␉0x0800␉␉␉/* Autonomous Bandwidth Mgmt Interrupt Enable */␊ |
531 | #define PCI_EXP_LNKSTA␉␉␉␉␉␉0x12␉␉␉/* Link Status */␊ |
532 | #define PCI_EXP_LNKSTA_SPEED␉␉␉␉␉0x000f␉␉␉/* Negotiated Link Speed */␊ |
533 | #define PCI_EXP_LNKSTA_WIDTH␉␉␉␉␉0x03f0␉␉␉/* Negotiated Link Width */␊ |
534 | #define PCI_EXP_LNKSTA_TR_ERR␉␉␉␉␉0x0400␉␉␉/* Training Error (obsolete) */␊ |
535 | #define PCI_EXP_LNKSTA_TRAIN␉␉␉␉␉0x0800␉␉␉/* Link Training */␊ |
536 | #define PCI_EXP_LNKSTA_SL_CLK␉␉␉␉␉0x1000␉␉␉/* Slot Clock Configuration */␊ |
537 | #define PCI_EXP_LNKSTA_DL_ACT␉␉␉␉␉0x2000␉␉␉/* Data Link Layer in DL_Active State */␊ |
538 | #define PCI_EXP_LNKSTA_BWMGMT␉␉␉␉␉0x4000␉␉␉/* Bandwidth Mgmt Status */␊ |
539 | #define PCI_EXP_LNKSTA_AUTBW␉␉␉␉␉0x8000␉␉␉/* Autonomous Bandwidth Mgmt Status */␊ |
540 | #define PCI_EXP_SLTCAP␉␉␉␉␉␉0x14␉␉␉/* Slot Capabilities */␊ |
541 | #define PCI_EXP_SLTCAP_ATNB␉␉␉␉␉0x0001␉␉␉/* Attention Button Present */␊ |
542 | #define PCI_EXP_SLTCAP_PWRC␉␉␉␉␉0x0002␉␉␉/* Power Controller Present */␊ |
543 | #define PCI_EXP_SLTCAP_MRL␉␉␉␉␉0x0004␉␉␉/* MRL Sensor Present */␊ |
544 | #define PCI_EXP_SLTCAP_ATNI␉␉␉␉␉0x0008␉␉␉/* Attention Indicator Present */␊ |
545 | #define PCI_EXP_SLTCAP_PWRI␉␉␉␉␉0x0010␉␉␉/* Power Indicator Present */␊ |
546 | #define PCI_EXP_SLTCAP_HPS␉␉␉␉␉0x0020␉␉␉/* Hot-Plug Surprise */␊ |
547 | #define PCI_EXP_SLTCAP_HPC␉␉␉␉␉0x0040␉␉␉/* Hot-Plug Capable */␊ |
548 | #define PCI_EXP_SLTCAP_PWR_VAL␉␉␉␉␉0x00007f80␉␉/* Slot Power Limit Value */␊ |
549 | #define PCI_EXP_SLTCAP_PWR_SCL␉␉␉␉␉0x00018000␉␉/* Slot Power Limit Scale */␊ |
550 | #define PCI_EXP_SLTCAP_INTERLOCK␉␉␉␉0x020000␉␉/* Electromechanical Interlock Present */␊ |
551 | #define PCI_EXP_SLTCAP_NOCMDCOMP␉␉␉␉0x040000␉␉/* No Command Completed Support */␊ |
552 | #define PCI_EXP_SLTCAP_PSN␉␉␉␉␉0xfff80000␉␉/* Physical Slot Number */␊ |
553 | #define PCI_EXP_SLTCTL␉␉␉␉␉␉0x18␉␉␉/* Slot Control */␊ |
554 | #define PCI_EXP_SLTCTL_ATNB␉␉␉␉␉0x0001␉␉␉/* Attention Button Pressed Enable */␊ |
555 | #define PCI_EXP_SLTCTL_PWRF␉␉␉␉␉0x0002␉␉␉/* Power Fault Detected Enable */␊ |
556 | #define PCI_EXP_SLTCTL_MRLS␉␉␉␉␉0x0004␉␉␉/* MRL Sensor Changed Enable */␊ |
557 | #define PCI_EXP_SLTCTL_PRSD␉␉␉␉␉0x0008␉␉␉/* Presence Detect Changed Enable */␊ |
558 | #define PCI_EXP_SLTCTL_CMDC␉␉␉␉␉0x0010␉␉␉/* Command Completed Interrupt Enable */␊ |
559 | #define PCI_EXP_SLTCTL_HPIE␉␉␉␉␉0x0020␉␉␉/* Hot-Plug Interrupt Enable */␊ |
560 | #define PCI_EXP_SLTCTL_ATNI␉␉␉␉␉0x00c0␉␉␉/* Attention Indicator Control */␊ |
561 | #define PCI_EXP_SLTCTL_PWRI␉␉␉␉␉0x0300␉␉␉/* Power Indicator Control */␊ |
562 | #define PCI_EXP_SLTCTL_PWRC␉␉␉␉␉0x0400␉␉␉/* Power Controller Control */␊ |
563 | #define PCI_EXP_SLTCTL_INTERLOCK␉␉␉␉0x0800␉␉␉/* Electromechanical Interlock Control */␊ |
564 | #define PCI_EXP_SLTCTL_LLCHG␉␉␉␉␉0x1000␉␉␉/* Data Link Layer State Changed Enable */␊ |
565 | #define PCI_EXP_SLTSTA␉␉␉␉␉␉0x1a␉␉␉/* Slot Status */␊ |
566 | #define PCI_EXP_SLTSTA_ATNB␉␉␉␉␉0x0001␉␉␉/* Attention Button Pressed */␊ |
567 | #define PCI_EXP_SLTSTA_PWRF␉␉␉␉␉0x0002␉␉␉/* Power Fault Detected */␊ |
568 | #define PCI_EXP_SLTSTA_MRLS␉␉␉␉␉0x0004␉␉␉/* MRL Sensor Changed */␊ |
569 | #define PCI_EXP_SLTSTA_PRSD␉␉␉␉␉0x0008␉␉␉/* Presence Detect Changed */␊ |
570 | #define PCI_EXP_SLTSTA_CMDC␉␉␉␉␉0x0010␉␉␉/* Command Completed */␊ |
571 | #define PCI_EXP_SLTSTA_MRL_ST␉␉␉␉␉0x0020␉␉␉/* MRL Sensor State */␊ |
572 | #define PCI_EXP_SLTSTA_PRES␉␉␉␉␉0x0040␉␉␉/* Presence Detect State */␊ |
573 | #define PCI_EXP_SLTSTA_INTERLOCK␉␉␉␉0x0080␉␉␉/* Electromechanical Interlock Status */␊ |
574 | #define PCI_EXP_SLTSTA_LLCHG␉␉␉␉␉0x0100␉␉␉/* Data Link Layer State Changed */␊ |
575 | #define PCI_EXP_RTCTL␉␉␉␉␉␉0x1c␉␉␉/* Root Control */␊ |
576 | #define PCI_EXP_RTCTL_SECEE␉␉␉␉␉0x0001␉␉␉/* System Error on Correctable Error */␊ |
577 | #define PCI_EXP_RTCTL_SENFEE␉␉␉␉␉0x0002␉␉␉/* System Error on Non-Fatal Error */␊ |
578 | #define PCI_EXP_RTCTL_SEFEE␉␉␉␉␉0x0004␉␉␉/* System Error on Fatal Error */␊ |
579 | #define PCI_EXP_RTCTL_PMEIE␉␉␉␉␉0x0008␉␉␉/* PME Interrupt Enable */␊ |
580 | #define PCI_EXP_RTCTL_CRSVIS␉␉␉␉␉0x0010␉␉␉/* Configuration Request Retry Status Visible to SW */␊ |
581 | #define PCI_EXP_RTCAP␉␉␉␉␉␉0x1e␉␉␉/* Root Capabilities */␊ |
582 | #define PCI_EXP_RTCAP_CRSVIS␉␉␉␉␉0x0010␉␉␉/* Configuration Request Retry Status Visible to SW */␊ |
583 | #define PCI_EXP_RTSTA␉␉␉␉␉␉0x20␉␉␉/* Root Status */␊ |
584 | #define PCI_EXP_RTSTA_PME_REQID␉␉␉␉␉0x0000ffff␉␉/* PME Requester ID */␊ |
585 | #define PCI_EXP_RTSTA_PME_STATUS␉␉␉␉0x00010000␉␉/* PME Status */␊ |
586 | #define PCI_EXP_RTSTA_PME_PENDING␉␉␉␉0x00020000␉␉/* PME is Pending */␊ |
587 | #define PCI_EXP_DEVCAP2␉␉␉␉␉␉0x24␉␉␉/* Device capabilities 2 */␊ |
588 | #define PCI_EXP_DEVCTL2␉␉␉␉␉␉0x28␉␉␉/* Device Control */␊ |
589 | #define PCI_EXP_DEV2_TIMEOUT_RANGE(x)␉␉␉␉((x) & 0xf)␉␉/* Completion Timeout Ranges Supported */␊ |
590 | #define PCI_EXP_DEV2_TIMEOUT_VALUE(x)␉␉␉␉((x) & 0xf)␉␉/* Completion Timeout Value */␊ |
591 | #define PCI_EXP_DEV2_TIMEOUT_DIS␉␉␉␉0x0010␉␉␉/* Completion Timeout Disable Supported */␊ |
592 | #define PCI_EXP_DEV2_ARI␉␉␉␉␉0x0020␉␉␉/* ARI Forwarding */␊ |
593 | #define PCI_EXP_DEVSTA2␉␉␉␉␉␉0x2a␉␉␉/* Device Status */␊ |
594 | #define PCI_EXP_LNKCAP2␉␉␉␉␉␉0x2c␉␉␉/* Link Capabilities */␊ |
595 | #define PCI_EXP_LNKCTL2␉␉␉␉␉␉0x30␉␉␉/* Link Control */␊ |
596 | #define PCI_EXP_LNKCTL2_SPEED(x)␉␉␉␉((x) & 0xf)␉␉/* Target Link Speed */␊ |
597 | #define PCI_EXP_LNKCTL2_CMPLNC␉␉␉␉␉0x0010␉␉␉/* Enter Compliance */␊ |
598 | #define PCI_EXP_LNKCTL2_SPEED_DIS␉␉␉␉0x0020␉␉␉/* Hardware Autonomous Speed Disable */␊ |
599 | #define PCI_EXP_LNKCTL2_DEEMPHASIS(x)␉␉␉␉(((x) >> 6) & 1)␉/* Selectable De-emphasis */␊ |
600 | #define PCI_EXP_LNKCTL2_MARGIN(x)␉␉␉␉(((x) >> 7) & 7)␉/* Transmit Margin */␊ |
601 | #define PCI_EXP_LNKCTL2_MOD_CMPLNC␉␉␉␉0x0400␉␉␉/* Enter Modified Compliance */␊ |
602 | #define PCI_EXP_LNKCTL2_CMPLNC_SOS␉␉␉␉0x0800␉␉␉/* Compliance SOS */␊ |
603 | #define PCI_EXP_LNKCTL2_COM_DEEMPHASIS(x)␉␉␉(((x) >> 12) & 1)␉/* Compliance De-emphasis */␊ |
604 | #define PCI_EXP_LNKSTA2␉␉␉␉␉␉0x32␉␉␉/* Link Status */␊ |
605 | #define PCI_EXP_LINKSTA2_DEEMPHASIS(x)␉␉␉␉((x) & 1)␉␉/* Current De-emphasis Level */␊ |
606 | #define PCI_EXP_SLTCAP2␉␉␉␉␉␉0x34␉␉␉/* Slot Capabilities */␊ |
607 | #define PCI_EXP_SLTCTL2␉␉␉␉␉␉0x38␉␉␉/* Slot Control */␊ |
608 | #define PCI_EXP_SLTSTA2␉␉␉␉␉␉0x3a␉␉␉/* Slot Status */␊ |
609 | ␊ |
610 | /* MSI-X */␊ |
611 | #define PCI_MSIX_ENABLE␉␉␉␉␉␉0x8000␊ |
612 | #define PCI_MSIX_MASK␉␉␉␉␉␉0x4000␊ |
613 | #define PCI_MSIX_TABSIZE␉␉␉␉␉0x03ff␊ |
614 | #define PCI_MSIX_TABLE␉␉␉␉␉␉4␊ |
615 | #define PCI_MSIX_PBA␉␉␉␉␉␉8␊ |
616 | #define PCI_MSIX_BIR␉␉␉␉␉␉0x7␊ |
617 | ␊ |
618 | /* Subsystem vendor/device ID for PCI bridges */␊ |
619 | #define PCI_SSVID_VENDOR␉␉␉␉␉4␊ |
620 | #define PCI_SSVID_DEVICE␉␉␉␉␉6␊ |
621 | ␊ |
622 | /* Advanced Error Reporting */␊ |
623 | #define PCI_ERR_UNCOR_STATUS␉␉␉␉␉4␉␉␉/* Uncorrectable Error Status */␊ |
624 | #define PCI_ERR_UNC_TRAIN␉␉␉␉␉0x00000001␉␉/* Undefined in PCIe rev1.1 & 2.0 spec */␊ |
625 | #define PCI_ERR_UNC_DLP␉␉␉␉␉␉0x00000010␉␉/* Data Link Protocol */␊ |
626 | #define PCI_ERR_UNC_SDES␉␉␉␉␉0x00000020␉␉/* Surprise Down Error */␊ |
627 | #define PCI_ERR_UNC_POISON_TLP␉␉␉␉␉0x00001000␉␉/* Poisoned TLP */␊ |
628 | #define PCI_ERR_UNC_FCP␉␉␉␉␉␉0x00002000␉␉/* Flow Control Protocol */␊ |
629 | #define PCI_ERR_UNC_COMP_TIME␉␉␉␉␉0x00004000␉␉/* Completion Timeout */␊ |
630 | #define PCI_ERR_UNC_COMP_ABORT␉␉␉␉␉0x00008000␉␉/* Completer Abort */␊ |
631 | #define PCI_ERR_UNC_UNX_COMP␉␉␉␉␉0x00010000␉␉/* Unexpected Completion */␊ |
632 | #define PCI_ERR_UNC_RX_OVER␉␉␉␉␉0x00020000␉␉/* Receiver Overflow */␊ |
633 | #define PCI_ERR_UNC_MALF_TLP␉␉␉␉␉0x00040000␉␉/* Malformed TLP */␊ |
634 | #define PCI_ERR_UNC_ECRC␉␉␉␉␉0x00080000␉␉/* ECRC Error Status */␊ |
635 | #define PCI_ERR_UNC_UNSUP␉␉␉␉␉0x00100000␉␉/* Unsupported Request */␊ |
636 | #define PCI_ERR_UNC_ACS_VIOL␉␉␉␉␉0x00200000␉␉/* ACS Violation */␊ |
637 | #define PCI_ERR_UNCOR_MASK␉␉␉␉␉8␉␉␉/* Uncorrectable Error Mask */␊ |
638 | /* Same bits as above */␊ |
639 | #define PCI_ERR_UNCOR_SEVER␉␉␉␉␉12␉␉␉/* Uncorrectable Error Severity */␊ |
640 | /* Same bits as above */␊ |
641 | #define PCI_ERR_COR_STATUS␉␉␉␉␉16␉␉␉/* Correctable Error Status */␊ |
642 | #define PCI_ERR_COR_RCVR␉␉␉␉␉0x00000001␉␉/* Receiver Error Status */␊ |
643 | #define PCI_ERR_COR_BAD_TLP␉␉␉␉␉0x00000040␉␉/* Bad TLP Status */␊ |
644 | #define PCI_ERR_COR_BAD_DLLP␉␉␉␉␉0x00000080␉␉/* Bad DLLP Status */␊ |
645 | #define PCI_ERR_COR_REP_ROLL␉␉␉␉␉0x00000100␉␉/* REPLAY_NUM Rollover */␊ |
646 | #define PCI_ERR_COR_REP_TIMER␉␉␉␉␉0x00001000␉␉/* Replay Timer Timeout */␊ |
647 | #define PCI_ERR_COR_REP_ANFE␉␉␉␉␉0x00002000␉␉/* Advisory Non-Fatal Error */␊ |
648 | #define PCI_ERR_COR_MASK␉␉␉␉␉20␉␉␉/* Correctable Error Mask */␊ |
649 | /* Same bits as above */␊ |
650 | #define PCI_ERR_CAP␉␉␉␉␉␉24␉␉␉/* Advanced Error Capabilities */␊ |
651 | #define PCI_ERR_CAP_FEP(x)␉␉␉␉␉((x) & 31)␉␉/* First Error Pointer */␊ |
652 | #define PCI_ERR_CAP_ECRC_GENC␉␉␉␉␉0x00000020␉␉/* ECRC Generation Capable */␊ |
653 | #define PCI_ERR_CAP_ECRC_GENE␉␉␉␉␉0x00000040␉␉/* ECRC Generation Enable */␊ |
654 | #define PCI_ERR_CAP_ECRC_CHKC␉␉␉␉␉0x00000080␉␉/* ECRC Check Capable */␊ |
655 | #define PCI_ERR_CAP_ECRC_CHKE␉␉␉␉␉0x00000100␉␉/* ECRC Check Enable */␊ |
656 | #define PCI_ERR_HEADER_LOG␉␉␉␉␉28␉␉␉/* Header Log Register (16 bytes) */␊ |
657 | #define PCI_ERR_ROOT_COMMAND␉␉␉␉␉44␉␉␉/* Root Error Command */␊ |
658 | #define PCI_ERR_ROOT_STATUS␉␉␉␉␉48␊ |
659 | #define PCI_ERR_ROOT_COR_SRC␉␉␉␉␉52␊ |
660 | #define PCI_ERR_ROOT_SRC␉␉␉␉␉54␊ |
661 | ␊ |
662 | /* Virtual Channel */␊ |
663 | #define PCI_VC_PORT_REG1␉␉␉␉␉4␊ |
664 | #define PCI_VC_PORT_REG2␉␉␉␉␉8␊ |
665 | #define PCI_VC_PORT_CTRL␉␉␉␉␉12␊ |
666 | #define PCI_VC_PORT_STATUS␉␉␉␉␉14␊ |
667 | #define PCI_VC_RES_CAP␉␉␉␉␉␉16␊ |
668 | #define PCI_VC_RES_CTRL␉␉␉␉␉␉20␊ |
669 | #define PCI_VC_RES_STATUS␉␉␉␉␉26␊ |
670 | ␊ |
671 | /* Power Budgeting */␊ |
672 | #define PCI_PWR_DSR␉␉␉␉␉␉4␉␉␉/* Data Select Register */␊ |
673 | #define PCI_PWR_DATA␉␉␉␉␉␉8␉␉␉/* Data Register */␊ |
674 | #define PCI_PWR_DATA_BASE(x)␉␉␉␉␉((x) & 0xff)␉␉/* Base Power */␊ |
675 | #define PCI_PWR_DATA_SCALE(x)␉␉␉␉␉(((x) >> 8) & 3)␉/* Data Scale */␊ |
676 | #define PCI_PWR_DATA_PM_SUB(x)␉␉␉␉␉(((x) >> 10) & 7)␉/* PM Sub State */␊ |
677 | #define PCI_PWR_DATA_PM_STATE(x)␉␉␉␉(((x) >> 13) & 3)␉/* PM State */␊ |
678 | #define PCI_PWR_DATA_TYPE(x)␉␉␉␉␉(((x) >> 15) & 7)␉/* Type */␊ |
679 | #define PCI_PWR_DATA_RAIL(x)␉␉␉␉␉(((x) >> 18) & 7)␉/* Power Rail */␊ |
680 | #define PCI_PWR_CAP␉␉␉␉␉␉12␉␉␉/* Capability */␊ |
681 | #define PCI_PWR_CAP_BUDGET(x)␉␉␉␉␉((x) & 1)␉␉/* Included in system budget */␊ |
682 | ␊ |
683 | /* Access Control Services */␊ |
684 | #define PCI_ACS_CAP␉␉␉␉␉␉0x04␉␉␉/* ACS Capability Register */␊ |
685 | #define PCI_ACS_CAP_VALID␉␉␉␉␉0x0001␉␉␉/* ACS Source Validation */␊ |
686 | #define PCI_ACS_CAP_BLOCK␉␉␉␉␉0x0002␉␉␉/* ACS Translation Blocking */␊ |
687 | #define PCI_ACS_CAP_REQ_RED␉␉␉␉␉0x0004␉␉␉/* ACS P2P Request Redirect */␊ |
688 | #define PCI_ACS_CAP_CMPLT_RED␉␉␉␉␉0x0008␉␉␉/* ACS P2P Completion Redirect */␊ |
689 | #define PCI_ACS_CAP_FORWARD␉␉␉␉␉0x0010␉␉␉/* ACS Upstream Forwarding */␊ |
690 | #define PCI_ACS_CAP_EGRESS␉␉␉␉␉0x0020␉␉␉/* ACS P2P Egress Control */␊ |
691 | #define PCI_ACS_CAP_TRANS␉␉␉␉␉0x0040␉␉␉/* ACS Direct Translated P2P */␊ |
692 | #define PCI_ACS_CAP_VECTOR(x)␉␉␉␉␉(((x) >> 8) & 0xff)␉/* Egress Control Vector Size */␊ |
693 | #define PCI_ACS_CTRL␉␉␉␉␉␉0x06␉␉␉/* ACS Control Register */␊ |
694 | #define PCI_ACS_CTRL_VALID␉␉␉␉␉0x0001␉␉␉/* ACS Source Validation Enable */␊ |
695 | #define PCI_ACS_CTRL_BLOCK␉␉␉␉␉0x0002␉␉␉/* ACS Translation Blocking Enable */␊ |
696 | #define PCI_ACS_CTRL_REQ_RED␉␉␉␉␉0x0004␉␉␉/* ACS P2P Request Redirect Enable */␊ |
697 | #define PCI_ACS_CTRL_CMPLT_RED␉␉␉␉␉0x0008␉␉␉/* ACS P2P Completion Redirect Enable */␊ |
698 | #define PCI_ACS_CTRL_FORWARD␉␉␉␉␉0x0010␉␉␉/* ACS Upstream Forwarding Enable */␊ |
699 | #define PCI_ACS_CTRL_EGRESS␉␉␉␉␉0x0020␉␉␉/* ACS P2P Egress Control Enable */␊ |
700 | #define PCI_ACS_CTRL_TRANS␉␉␉␉␉0x0040␉␉␉/* ACS Direct Translated P2P Enable */␊ |
701 | #define PCI_ACS_EGRESS_CTRL␉␉␉␉␉0x08␉␉␉/* Egress Control Vector */␊ |
702 | ␊ |
703 | /* Alternative Routing-ID Interpretation */␊ |
704 | #define PCI_ARI_CAP␉␉␉␉␉␉0x04␉␉␉/* ARI Capability Register */␊ |
705 | #define PCI_ARI_CAP_MFVC␉␉␉␉␉0x0001␉␉␉/* MFVC Function Groups Capability */␊ |
706 | #define PCI_ARI_CAP_ACS␉␉␉␉␉␉0x0002␉␉␉/* ACS Function Groups Capability */␊ |
707 | #define PCI_ARI_CAP_NFN(x)␉␉␉␉␉(((x) >> 8) & 0xff)␉/* Next Function Number */␊ |
708 | #define PCI_ARI_CTRL␉␉␉␉␉␉0x06␉␉␉/* ARI Control Register */␊ |
709 | #define PCI_ARI_CTRL_MFVC␉␉␉␉␉0x0001␉␉␉/* MFVC Function Groups Enable */␊ |
710 | #define PCI_ARI_CTRL_ACS␉␉␉␉␉0x0002␉␉␉/* ACS Function Groups Enable */␊ |
711 | #define PCI_ARI_CTRL_FG(x)␉␉␉␉␉(((x) >> 4) & 7)␉/* Function Group */␊ |
712 | ␊ |
713 | /* Address Translation Service */␊ |
714 | #define PCI_ATS_CAP␉␉␉␉␉␉0x04␉␉␉/* ATS Capability Register */␊ |
715 | #define PCI_ATS_CAP_IQD(x)␉␉␉␉␉((x) & 0x1f)␉␉/* Invalidate Queue Depth */␊ |
716 | #define PCI_ATS_CTRL␉␉␉␉␉␉0x06␉␉␉/* ATS Control Register */␊ |
717 | #define PCI_ATS_CTRL_STU(x)␉␉␉␉␉((x) & 0x1f)␉␉/* Smallest Translation Unit */␊ |
718 | #define PCI_ATS_CTRL_ENABLE␉␉␉␉␉0x8000␉␉␉/* ATS Enable */␊ |
719 | ␊ |
720 | /* Single Root I/O Virtualization */␊ |
721 | #define PCI_IOV_CAP␉␉␉␉␉␉0x04␉␉␉/* SR-IOV Capability Register */␊ |
722 | #define PCI_IOV_CAP_VFM␉␉␉␉␉␉0x00000001␉␉/* VF Migration Capable */␊ |
723 | #define PCI_IOV_CAP_IMN(x)␉␉␉␉␉((x) >> 21)␉␉/* VF Migration Interrupt Message Number */␊ |
724 | #define PCI_IOV_CTRL␉␉␉␉␉␉0x08␉␉␉/* SR-IOV Control Register */␊ |
725 | #define PCI_IOV_CTRL_VFE␉␉␉␉␉0x0001␉␉␉/* VF Enable */␊ |
726 | #define PCI_IOV_CTRL_VFME␉␉␉␉␉0x0002␉␉␉/* VF Migration Enable */␊ |
727 | #define PCI_IOV_CTRL_VFMIE␉␉␉␉␉0x0004␉␉␉/* VF Migration Interrupt Enable */␊ |
728 | #define PCI_IOV_CTRL_MSE␉␉␉␉␉0x0008␉␉␉/* VF MSE */␊ |
729 | #define PCI_IOV_CTRL_ARI␉␉␉␉␉0x0010␉␉␉/* ARI Capable Hierarchy */␊ |
730 | #define PCI_IOV_STATUS␉␉␉␉␉␉0x0a␉␉␉/* SR-IOV Status Register */␊ |
731 | #define PCI_IOV_STATUS_MS␉␉␉␉␉0x0001␉␉␉/* VF Migration Status */␊ |
732 | #define PCI_IOV_INITIALVF␉␉␉␉␉0x0c␉␉␉/* Number of VFs that are initially associated */␊ |
733 | #define PCI_IOV_TOTALVF␉␉␉␉␉␉0x0e␉␉␉/* Maximum number of VFs that could be associated */␊ |
734 | #define PCI_IOV_NUMVF␉␉␉␉␉␉0x10␉␉␉/* Number of VFs that are available */␊ |
735 | #define PCI_IOV_FDL␉␉␉␉␉␉0x12␉␉␉/* Function Dependency Link */␊ |
736 | #define PCI_IOV_OFFSET␉␉␉␉␉␉0x14␉␉␉/* First VF Offset */␊ |
737 | #define PCI_IOV_STRIDE␉␉␉␉␉␉0x16␉␉␉/* Routing ID offset from one VF to the next one */␊ |
738 | #define PCI_IOV_DID␉␉␉␉␉␉0x1a␉␉␉/* VF Device ID */␊ |
739 | #define PCI_IOV_SUPPS␉␉␉␉␉␉0x1c␉␉␉/* Supported Page Sizes */␊ |
740 | #define PCI_IOV_SYSPS␉␉␉␉␉␉0x20␉␉␉/* System Page Size */␊ |
741 | #define PCI_IOV_BAR_BASE␉␉␉␉␉0x24␉␉␉/* VF BAR0, VF BAR1, ... VF BAR5 */␊ |
742 | #define PCI_IOV_NUM_BAR␉␉␉␉␉␉6␉␉␉/* Number of VF BARs */␊ |
743 | #define PCI_IOV_MSAO␉␉␉␉␉␉0x3c␉␉␉/* VF Migration State Array Offset */␊ |
744 | #define PCI_IOV_MSA_BIR(x)␉␉␉␉␉((x) & 7)␉␉/* VF Migration State BIR */␊ |
745 | #define PCI_IOV_MSA_OFFSET(x)␉␉␉␉␉((x) & 0xfffffff8)␉/* VF Migration State Offset */␊ |
746 | ␊ |
747 | /*␊ |
748 | * The PCI interface treats multi-function devices as independent␊ |
749 | * devices. The slot/function address of each device is encoded␊ |
750 | * in a single byte as follows:␊ |
751 | *␊ |
752 | *␉7:3 = slot␊ |
753 | *␉2:0 = function␊ |
754 | */␊ |
755 | #define PCI_DEVFN(slot,func)␉␉␉␉␉((((slot) & 0x1f) << 3) | ((func) & 0x07))␊ |
756 | #define PCI_SLOT(devfn)␉␉␉␉␉␉(((devfn) >> 3) & 0x1f)␊ |
757 | #define PCI_FUNC(devfn)␉␉␉␉␉␉((devfn) & 0x07)␊ |
758 | ␊ |
759 | /* Device classes and subclasses */␊ |
760 | #define PCI_CLASS_NOT_DEFINED␉␉␉␉␉0x0000␊ |
761 | #define PCI_CLASS_NOT_DEFINED_VGA␉␉␉␉0x0001␊ |
762 | ␊ |
763 | #define PCI_BASE_CLASS_STORAGE␉␉␉␉␉0x01␊ |
764 | #define PCI_CLASS_STORAGE_SCSI␉␉␉␉␉0x0100␊ |
765 | #define PCI_CLASS_STORAGE_IDE␉␉␉␉␉0x0101␊ |
766 | #define PCI_CLASS_STORAGE_FLOPPY␉␉␉␉0x0102␊ |
767 | #define PCI_CLASS_STORAGE_IPI␉␉␉␉␉0x0103␊ |
768 | #define PCI_CLASS_STORAGE_RAID␉␉␉␉␉0x0104␊ |
769 | #define PCI_CLASS_STORAGE_ATA␉␉␉␉␉0x0105␊ |
770 | #define PCI_CLASS_STORAGE_SATA␉␉␉␉␉0x0106␊ |
771 | #define PCI_CLASS_STORAGE_SAS␉␉␉␉␉0x0107␊ |
772 | #define PCI_CLASS_STORAGE_OTHER␉␉␉␉␉0x0180␊ |
773 | ␊ |
774 | #define PCI_BASE_CLASS_NETWORK␉␉␉␉␉0x02␊ |
775 | #define PCI_CLASS_NETWORK_ETHERNET␉␉␉␉0x0200␊ |
776 | #define PCI_CLASS_NETWORK_TOKEN_RING␉␉␉␉0x0201␊ |
777 | #define PCI_CLASS_NETWORK_FDDI␉␉␉␉␉0x0202␊ |
778 | #define PCI_CLASS_NETWORK_ATM␉␉␉␉␉0x0203␊ |
779 | #define PCI_CLASS_NETWORK_ISDN␉␉␉␉␉0x0204␊ |
780 | #define PCI_CLASS_NETWORK_OTHER␉␉␉␉␉0x0280␊ |
781 | ␊ |
782 | #define PCI_BASE_CLASS_DISPLAY␉␉␉␉␉0x03␊ |
783 | #define PCI_CLASS_DISPLAY_VGA␉␉␉␉␉0x0300␊ |
784 | #define PCI_CLASS_DISPLAY_XGA␉␉␉␉␉0x0301␊ |
785 | #define PCI_CLASS_DISPLAY_3D␉␉␉␉␉0x0302␊ |
786 | #define PCI_CLASS_DISPLAY_OTHER␉␉␉␉␉0x0380␊ |
787 | ␊ |
788 | #define PCI_BASE_CLASS_MULTIMEDIA␉␉␉␉0x04␊ |
789 | #define PCI_CLASS_MULTIMEDIA_VIDEO␉␉␉␉0x0400␊ |
790 | #define PCI_CLASS_MULTIMEDIA_AUDIO␉␉␉␉0x0401␊ |
791 | #define PCI_CLASS_MULTIMEDIA_PHONE␉␉␉␉0x0402␊ |
792 | #define PCI_CLASS_MULTIMEDIA_AUDIO_DEV␉␉␉␉0x0403␊ |
793 | #define PCI_CLASS_MULTIMEDIA_OTHER␉␉␉␉0x0480␊ |
794 | ␊ |
795 | #define PCI_BASE_CLASS_MEMORY␉␉␉␉␉0x05␊ |
796 | #define PCI_CLASS_MEMORY_RAM␉␉␉␉␉0x0500␊ |
797 | #define PCI_CLASS_MEMORY_FLASH␉␉␉␉␉0x0501␊ |
798 | #define PCI_CLASS_MEMORY_OTHER␉␉␉␉␉0x0580␊ |
799 | ␊ |
800 | #define PCI_BASE_CLASS_BRIDGE␉␉␉␉␉0x06␊ |
801 | #define PCI_CLASS_BRIDGE_HOST␉␉␉␉␉0x0600␊ |
802 | #define PCI_CLASS_BRIDGE_ISA␉␉␉␉␉0x0601␊ |
803 | #define PCI_CLASS_BRIDGE_EISA␉␉␉␉␉0x0602␊ |
804 | #define PCI_CLASS_BRIDGE_MC␉␉␉␉␉0x0603␊ |
805 | #define PCI_CLASS_BRIDGE_PCI␉␉␉␉␉0x0604␊ |
806 | #define PCI_CLASS_BRIDGE_PCMCIA␉␉␉␉␉0x0605␊ |
807 | #define PCI_CLASS_BRIDGE_NUBUS␉␉␉␉␉0x0606␊ |
808 | #define PCI_CLASS_BRIDGE_CARDBUS␉␉␉␉0x0607␊ |
809 | #define PCI_CLASS_BRIDGE_RACEWAY␉␉␉␉0x0608␊ |
810 | #define PCI_CLASS_BRIDGE_PCI_SEMI␉␉␉␉0x0609␊ |
811 | #define PCI_CLASS_BRIDGE_IB_TO_PCI␉␉␉␉0x060a␊ |
812 | #define PCI_CLASS_BRIDGE_OTHER␉␉␉␉␉0x0680␊ |
813 | ␊ |
814 | #define PCI_BASE_CLASS_COMMUNICATION␉␉␉␉0x07␊ |
815 | #define PCI_CLASS_COMMUNICATION_SERIAL␉␉␉␉0x0700␊ |
816 | #define PCI_CLASS_COMMUNICATION_PARALLEL␉␉␉0x0701␊ |
817 | #define PCI_CLASS_COMMUNICATION_MSERIAL␉␉␉␉0x0702␊ |
818 | #define PCI_CLASS_COMMUNICATION_MODEM␉␉␉␉0x0703␊ |
819 | #define PCI_CLASS_COMMUNICATION_OTHER␉␉␉␉0x0780␊ |
820 | ␊ |
821 | #define PCI_BASE_CLASS_SYSTEM␉␉␉␉␉0x08␊ |
822 | #define PCI_CLASS_SYSTEM_PIC␉␉␉␉␉0x0800␊ |
823 | #define PCI_CLASS_SYSTEM_DMA␉␉␉␉␉0x0801␊ |
824 | #define PCI_CLASS_SYSTEM_TIMER␉␉␉␉␉0x0802␊ |
825 | #define PCI_CLASS_SYSTEM_RTC␉␉␉␉␉0x0803␊ |
826 | #define PCI_CLASS_SYSTEM_PCI_HOTPLUG␉␉␉␉0x0804␊ |
827 | #define PCI_CLASS_SYSTEM_OTHER␉␉␉␉␉0x0880␊ |
828 | ␊ |
829 | #define PCI_BASE_CLASS_INPUT␉␉␉␉␉0x09␊ |
830 | #define PCI_CLASS_INPUT_KEYBOARD␉␉␉␉0x0900␊ |
831 | #define PCI_CLASS_INPUT_PEN␉␉␉␉␉0x0901␊ |
832 | #define PCI_CLASS_INPUT_MOUSE␉␉␉␉␉0x0902␊ |
833 | #define PCI_CLASS_INPUT_SCANNER␉␉␉␉␉0x0903␊ |
834 | #define PCI_CLASS_INPUT_GAMEPORT␉␉␉␉0x0904␊ |
835 | #define PCI_CLASS_INPUT_OTHER␉␉␉␉␉0x0980␊ |
836 | ␊ |
837 | #define PCI_BASE_CLASS_DOCKING␉␉␉␉␉0x0a␊ |
838 | #define PCI_CLASS_DOCKING_GENERIC␉␉␉␉0x0a00␊ |
839 | #define PCI_CLASS_DOCKING_OTHER␉␉␉␉␉0x0a80␊ |
840 | ␊ |
841 | #define PCI_BASE_CLASS_PROCESSOR␉␉␉␉0x0b␊ |
842 | #define PCI_CLASS_PROCESSOR_386␉␉␉␉␉0x0b00␊ |
843 | #define PCI_CLASS_PROCESSOR_486␉␉␉␉␉0x0b01␊ |
844 | #define PCI_CLASS_PROCESSOR_PENTIUM␉␉␉␉0x0b02␊ |
845 | #define PCI_CLASS_PROCESSOR_ALPHA␉␉␉␉0x0b10␊ |
846 | #define PCI_CLASS_PROCESSOR_POWERPC␉␉␉␉0x0b20␊ |
847 | #define PCI_CLASS_PROCESSOR_MIPS␉␉␉␉0x0b30␊ |
848 | #define PCI_CLASS_PROCESSOR_CO␉␉␉␉␉0x0b40␊ |
849 | ␊ |
850 | #define PCI_BASE_CLASS_SERIAL␉␉␉␉␉0x0c␊ |
851 | #define PCI_CLASS_SERIAL_FIREWIRE␉␉␉␉0x0c00␊ |
852 | #define PCI_CLASS_SERIAL_ACCESS␉␉␉␉␉0x0c01␊ |
853 | #define PCI_CLASS_SERIAL_SSA␉␉␉␉␉0x0c02␊ |
854 | #define PCI_CLASS_SERIAL_USB␉␉␉␉␉0x0c03␊ |
855 | #define PCI_CLASS_SERIAL_FIBER␉␉␉␉␉0x0c04␊ |
856 | #define PCI_CLASS_SERIAL_SMBUS␉␉␉␉␉0x0c05␊ |
857 | #define PCI_CLASS_SERIAL_INFINIBAND␉␉␉␉0x0c06␊ |
858 | ␊ |
859 | #define PCI_BASE_CLASS_WIRELESS␉␉␉␉␉0x0d␊ |
860 | #define PCI_CLASS_WIRELESS_IRDA␉␉␉␉␉0x0d00␊ |
861 | #define PCI_CLASS_WIRELESS_CONSUMER_IR␉␉␉␉0x0d01␊ |
862 | #define PCI_CLASS_WIRELESS_RF␉␉␉␉␉0x0d10␊ |
863 | #define PCI_CLASS_WIRELESS_OTHER␉␉␉␉0x0d80␊ |
864 | ␊ |
865 | #define PCI_BASE_CLASS_INTELLIGENT␉␉␉␉0x0e␊ |
866 | #define PCI_CLASS_INTELLIGENT_I2O␉␉␉␉0x0e00␊ |
867 | ␊ |
868 | #define PCI_BASE_CLASS_SATELLITE␉␉␉␉0x0f␊ |
869 | #define PCI_CLASS_SATELLITE_TV␉␉␉␉␉0x0f00␊ |
870 | #define PCI_CLASS_SATELLITE_AUDIO␉␉␉␉0x0f01␊ |
871 | #define PCI_CLASS_SATELLITE_VOICE␉␉␉␉0x0f03␊ |
872 | #define PCI_CLASS_SATELLITE_DATA␉␉␉␉0x0f04␊ |
873 | ␊ |
874 | #define PCI_BASE_CLASS_CRYPT␉␉␉␉␉0x10␊ |
875 | #define PCI_CLASS_CRYPT_NETWORK␉␉␉␉␉0x1000␊ |
876 | #define PCI_CLASS_CRYPT_ENTERTAINMENT␉␉␉␉0x1010␊ |
877 | #define PCI_CLASS_CRYPT_OTHER␉␉␉␉␉0x1080␊ |
878 | ␊ |
879 | #define PCI_BASE_CLASS_SIGNAL␉␉␉␉␉0x11␊ |
880 | #define PCI_CLASS_SIGNAL_DPIO␉␉␉␉␉0x1100␊ |
881 | #define PCI_CLASS_SIGNAL_PERF_CTR␉␉␉␉0x1101␊ |
882 | #define PCI_CLASS_SIGNAL_SYNCHRONIZER␉␉␉␉0x1110␊ |
883 | #define PCI_CLASS_SIGNAL_OTHER␉␉␉␉␉0x1180␊ |
884 | ␊ |
885 | #define PCI_CLASS_OTHERS␉␉␉␉␉0xff␊ |
886 | ␊ |
887 | /* Several ID's we need in the library */␊ |
888 | #define PCI_VENDOR_ID_APPLE␉␉␉␉␉0x106b␊ |
889 | #define PCI_VENDOR_ID_AMD␉␉␉␉␉0x1022␊ |
890 | #define PCI_VENDOR_ID_ATI␉␉␉␉␉0x1002␊ |
891 | #define PCI_VENDOR_ID_INTEL␉␉␉␉␉0x8086␊ |
892 | #define PCI_VENDOR_ID_NVIDIA␉␉␉␉␉0x10de␊ |
893 | #define PCI_VENDOR_ID_REALTEK␉␉␉␉␉0x10ec␊ |
894 | #define PCI_VENDOR_ID_TEXAS_INSTRUMENTS␉␉␉␉0x104c␊ |
895 | #define PCI_VENDOR_ID_VIA␉␉␉␉␉0x1106␊ |
896 | ␊ |
897 | #endif /* !__LIBSAIO_PCI_H */␊ |
898 | |